CarrierBoard Design Guide **SOM-5991** R090 20116'09'12 # **Contents** | 1. Introduction | 3 | | |---------------------------------------------------------------------------|-----|--| | 1.1. About This Document | 3 | | | 1.2. Signal Table Terminology | 3 | | | 1.3. Terminology | 4 | | | 1.4. Reference Documents | 8 | | | 1.5. Revision History | 8 | | | 1.6. SOM-5991 Block Diagram | | | | 2. COM Express Type 6 Interfaces | | | | 2.1. COM Express Type 6 Connector Layout | | | | 2.2. COM Express Type 6 Connector Pin-out | | | | 2.3. PCI Express | | | | | | | | 2.3.1. COM Express A-B Connector and C-D Connector PCle Groups | | | | 2.3.2. General Purpose PCIe Signal Definitions | | | | 2.3.3. PCI Express Lane Configurations – Per COM Express Spec | | | | 2.3.4. PCI Express* General Routing Guidelines | | | | 2.3.4.1. PCI Express Insertion Loss Budget with Slot Card | | | | 2.3.4.2. PCI Express Insertion Loss Budget with Carrier Board PCIE Device | | | | 2.3.5. PCI Express* Trace Length Guidelines | | | | 2.4 PEG (PCI Express Graphics) | 3 1 | | | 2.4.1 PEG Signal Definitions | 3 1 | | | 2.4.2. PEG* General Routing Guidelines | 3 7 | | | 2.4.3. PEG* Trace Length Guidelines | 3 8 | | | 2.5 *SOM-5991 10GB LAN signal | 4 0 | | | 2.5.1. 10GB LAN Signal Definitions | 4 0 | | | 2.5.2 10GB LAN Routing Guidelines | 4 3 | | | 2.5.2.1. 10GB LAN KR Guidelines | 4 3 | | | 2.5.2.2. 10GB LAN Sideban Guidelines | 4 4 | | | 2.6. LAN Interface | 4 5 | | | 2.6.1. LAN Signal Definitions | 4 5 | | | 2.6.2. LAN Routing Guidelines | | | | 2.6.3. LAN Trace Length Guidelines | | | | 2.6.4. Reference Ground Isolation and Coupling | | | | 2.7 LISB2.0 Ports | 5.0 | | | 2.7.1. USB2.0 Signal Definitions | 5 ( | 0 | |-----------------------------------------------------------------|-----|---| | 2.7.1.1. USB Over-Current Protection (USB_x_y_OC#) | 5 | 3 | | 2.7.1.2. Powering USB devices during S5 | 5 | 3 | | 2.7.2. USB2.0 Routing Guidelines | 5 | 4 | | 2.7.2.1. USB 2.0 General Design Considerations and Optimization | 5 | 5 | | 2.7.2.2. USB 2.0 Port Power Delivery | 5 | 5 | | 2.7.2.3. USB 2.0 Common Mode Chokes | 5 ( | 6 | | 2.7.2.4. EMI / ESD Protection | 5 | 7 | | 2.7.3. USB2.0 Trace Length Guidelines | 5 8 | 8 | | 2.8. USB3.0 | 5 | 9 | | 2.8.1. USB3.0 Signal Definitions | 5 | 9 | | 2.8.1.1. USB Over-Current Protection (USB_x_y_OC#) | 6 : | 2 | | 2.8.1.2. EMI / ESD Protection | 6 | 2 | | 2.8.2. USB3.0 Routing Guidelines | 6 | 3 | | 2.8.3. USB3.0 Trace Length Guidelines | 6 4 | 4 | | 2.9. SATA | 6 | 5 | | 2.9.1. SATA Signal Definitions6 | 6 | 5 | | 2.9.2. SATA Routing Guidelines6 | 6 | 7 | | 2.9.2.1. General SATA Routing Guidelines | 6 | 8 | | 2.9.3. SATA Trace Length Guidelines6 | 6 | 9 | | 2.10. LPC Bus – Low Pin Count Interface | 7 | 0 | | 2.10.1. LPC Signal Definition | 7 | 0 | | 2.10.2. LPC Routing Guidelines | 7 | 1 | | 2.10.2.1 General Signals | 7 | 1 | | 2.10.2.2 Bus Clock Routing | 7 : | 2 | | 2.10.3. LPC Trace Length Guidelines | 7 | 2 | | 2.11. SPI – Serial Peripheral Interface Bus | 7 | 3 | | 2.11.1. SPI Signal Definition | 7 | 3 | | 2.11.2. SPI Routing Guidelines | 7 | 5 | | 2.11.3. SPI Trace Length Guidelines | 7 | 5 | | 2.12. General Purpose I2C Bus Interface | 7 | 6 | | 2.12.1. Signal Definitions | 7 | 6 | | 2.12.2. I2C Routing Guidelines | 7 | 7 | | 2.12.3. I2C Trace Length Guidelines | 7 | 8 | | 2.12.4. Connectivity Considerations | 7 | 8 | | 2.13. System Management Bus (SMBus) | 7 | 9 | | 2.13.1. SMB Signal Definitions | 8 | 0 | | 2.13.2. SMB Routing Guidelines | 8 | 1 | |----------------------------------------------------------------------|---|---| | 2.13.3. SMB Trace Length Guidelines | 8 | 1 | | 2.14. General Purpose Serial Interface | 8 | 2 | | 2.14.1. Serial interface Signal Definitions | 8 | 2 | | 2.14.2. Serial interface Routing Guidelines | 8 | 3 | | 2.14.3. Serial interface Trace Length Guidelines | 8 | 3 | | 2.15. Miscellaneous Signals | 8 | 4 | | 2.15.1. Miscellaneous Signals | 8 | 4 | | 2.15.2. Power Management Signals | 8 | 7 | | 2.15.3. Thermal Interface | 8 | 9 | | 2.15.4. Miscellaneous Signals Routing Guidelines | 8 | 9 | | 2.15.5. Miscellaneous Signals Trace Length Guidelines | 8 | 9 | | 3. Power | 9 | 0 | | 3.1. General Power requirements | 9 | 0 | | 3.2. ATX and AT Power Sequencing Diagrams | 9 | 0 | | 3.3. Design Considerations for Carrier Boards containing FPGAs/CPLDs | 9 | 4 | | 4. Electrical Characteristics | 9 | 5 | | 4.1. Absolute Maximum Ratings | 9 | 5 | | 4.2. DC Characteristics | 9 | 5 | | 4.3. Inrush Current | 9 | 5 | #### 1. Introduction #### 1.1. About This Document This design guide provides information for designing a custom system Carrier Board for COM Express Type 6 Module. It includes Signal Descriptions, Routing Guidelines and Trace Length Guidelines. The main purpose is designing Carrier Board for helping customers fast and easy using the module of Advantech to be designed. ## 1.2. Signal Table Terminology Table 1 below describes the terminology used in this section for the Signal Description tables. The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level. The terms "Input" and "Output" and their abbreviations in Table 1 below refer to the Module's view, i.e. an input is an input for the Module and not for the Carrier-Board. Table 1: Signal Table Terminology Descriptions | Term | Description | | | | |-------------|-----------------------------------------------------------------------------|--|--|--| | I/O 3.3V | Bi-directional signal 3.3V tolerant | | | | | I/O 5V | Bi-directional signal 5V tolerant | | | | | 13.3V | Input 3.3V tolerant | | | | | I 5V | Input 5V tolerant | | | | | I/O 3V3_SBY | Bi-directional 3.3V tolerant active during Suspend and running state. | | | | | O 3.3V | Output 3.3V signal level | | | | | O 5V | Output 5V signal level | | | | | OD | Open drain output | | | | | Р | Power input/output | | | | | *_S0 | Signal active during running state. | | | | | PCIE | In compliance with PCI Express Base Specification | | | | | USB | In compliance with the Universal Serial Bus Specification | | | | | GbE | In compliance with IEEE 802.3ab 1000BASE-T Gigabit Ethernet | | | | | SATA | In compliance with Serial ATA specification | | | | | REF | Reference voltage output. May be sourced from a Module power plane. | | | | | PDS | Pull-down strap. A Module output pin that is either tied to GND or is not | | | | | | connected. Used to signal Module capabilities (pin-out type) to the Carrier | | | | | | Board. | | | | 3 # 1.3. Terminology Table 2: Conventions and Terminology | Terminology | Description | | | | | |----------------|------------------------------------------------------------------------------|--|--|--|--| | | Description Audio CODEC '97/High Definition Audio | | | | | | AC '97 / HDA | <del>1</del> | | | | | | ACPI | Advanced Configuration Power Interface – standard to implement power | | | | | | | saving modes in PCAT systems Advanced Digital Display, 2nd Generation | | | | | | ADD2 | Advanced Digital Display, 2nd Generation | | | | | | ADD2/MEC | Advanced Digital Display, 2nd Generation, Media Expansion Card | | | | | | Basic Module | COM ExpressR 125mm x 95mm Module form factor. | | | | | | BIOS | Basic Input Output System - firmware in PC-AT system that is used to | | | | | | | initialize system components before handing control over to the operating | | | | | | | system. | | | | | | CAN | Controller-area network (CAN or CAN-bus) is a vehicle bus standard | | | | | | | designed to allow microcontrollers to communicate with each other within a | | | | | | | vehicle without a host computer. | | | | | | Carrier Board | An application specific circuit board that accepts a COM ExpressR Module. | | | | | | Compact Module | COM ExpressR 95mm x 95mm Module form factor | | | | | | CRT | Cathode Ray Tube | | | | | | DAC | Digital Analog Converter | | | | | | DDC | Display Data Control - VESA (Video Electronics Standards Association) | | | | | | | standard to allow identification of the capabilities of a VGA monitor | | | | | | DDI | Digital Display Interface- containing DisplayPort, HDMI/DVI and SDVO | | | | | | DNI | Do Not Install | | | | | | DP | DisplayPort is a digital display interface standard put forth by the Video | | | | | | | Electronics StandardsAssociation (VESA). It defines a new license free, | | | | | | | royalty free, digital audio/videointerconnect, intended to be used primarily | | | | | | | between a computer and its display monitor. | | | | | | DP | DisplayPort is a digital display interface standard put forth by the Video | | | | | | | Electronics StandardsAssociation (VESA). It defines a new license free, | | | | | | | royalty free, digital audio/videointerconnect, intended to be used primarily | | | | | | | between a computer and its display monitor. | | | | | | DVI | Digital Visual Interface - a Digital Display Working Group (DDWG) standard | | | | | | | that defines a standard video interface supporting both digital and analog | | | | | | | video signals. The digital signals use TMDS. | | | | | | Terminology | Description | | |--------------------------------------------------------------------|-------------------------------------------------------------------------------|--| | EAPI | Embedded Application Programming Interface | | | | Software interface for COM ExpressR specific industrial functions | | | | System information | | | | Watchdog timer | | | | • I2C Bus | | | | Flat Panel brightness control | | | | User storage area | | | | • GPIO | | | EDID | Extended Display Identification Data | | | EDP | Embedded DisplayPort (eDP) is a digital display interface standard | | | | produced by the Video Electronics Standards Association (VESA) for digital | | | | interconnect of Audio and Video. | | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | | EFT | Electrical Fast Transient | | | EMI | Electromagnetic Interference | | | ESD | Electrostatic Discharge | | | ExpressCard | A PCMCIA standard built on the latest USB 2.0 and PCI Express buses. | | | Extended Module | COM ExpressR 155mm x 110mm Module form factor. | | | FR4 | A type of fiber-glass laminate commonly used for printed circuit boards. | | | Gb | Gigabit | | | GbE | Gigabit Ethernet | | | GPI | General Purpose Input | | | GPIO | General Purpose Input Output | | | GPO | General Purpose Output | | | HDA | Intel High Definition Audio (HD Audio) refers to the specification released | | | | Intel in 2004 for delivering high definition audio that is capable of playing | | | | back more channels at higher quality than AC97. | | | HDMI | High Definition Multimedia Interface | | | I2C | Inter Integrated Circuit – 2 wire (clock and data) signaling scheme allowing | | | | communication between integrated circuits, primarily used to read and load | | | | register values. | | | DE Integrated Device Electronics – parallel interface for hard dis | | | | | also known as PATA | | | Legacy Device | Relics from the PC-AT computer that are not in use in contemporary PC | | | | systems: primarily the ISA bus, UART-based serial ports, parallel printer | | | | ports, PS-2 keyboards, and mice. | | | | Definitions vary as to what constitutes a legacy device. Some definitions | | | | | | | Terminology | Description | | | | |--------------------|------------------------------------------------------------------------------|--|--|--| | LAN | Local Area Network | | | | | LPC | Low Pin-Count Interface: a low speed interface used for peripheral circuits | | | | | | such as Super I/O controllers, which typically combine legacy-device | | | | | | support into a single IC. | | | | | LS | Least Significant | | | | | LVDS | Low-Voltage Differential Signaling - widely used as a physical interface for | | | | | | TFT flat panels. | | | | | | LVDS can be used for many high-speed signaling applications. In this | | | | | | document, it refers only to TFT flat-panel applications. | | | | | MEC | Media Expansion Card | | | | | Mini Module | COM ExpressR 84x55mm Module form factor | | | | | MS | Most Significant | | | | | NA | Not available | | | | | NC | Not connected | | | | | OBD-II | On-Board Diagnostics 2nd generation | | | | | OEM | Original Equipment Manufacturer | | | | | PATA | Parallel AT Attachment – parallel interface standard for hard-disk drives – | | | | | | also known as IDE,AT Attachment, and as ATA | | | | | PC-AT | "Personal Computer - Advanced Technology" - an IBM trademark ter | | | | | | used to refer to Intel x86 based personal computers in the 1990s | | | | | PCB | Printed Circuit Board | | | | | PCI | Peripheral Component Interface | | | | | PCI Express (PCIe) | Peripheral Component Interface Express - next-generation high speed | | | | | | Serialized I/O bus | | | | | PCI Express Lane | One PCI Express Lane is a set of 4 signals that contains two differential | | | | | | lines for Transmitter and two differential lines for Receiver. Clocking | | | | | | information is embedded into the data stream. | | | | | PD | Pull Down | | | | | PEG | PCI Express Graphics | | | | | PHY | Ethernet controller physical layer device | | | | | Pin-out Type | A reference to one of seven COM ExpressR definitions for the signals that | | | | | | appear on the COM ExpressR Module connector pins. | | | | | PS2 | "Personal System 2" - an IBM trademark term used to refer to Intel x86 | | | | | PS2 Keyboard | based personal computers in the 1990s. The term survives as a reference to | | | | | PS2 Mouse | the style of mouse and keyboard interface that were introduced with the PS2 | | | | | | system. | | | | | Terminology | Description | | | | |------------------------|------------------------------------------------------------------------------|--|--|--| | PU | Pull Up | | | | | ROM | Read Only Memory - a legacy term - often the device referred to as a | | | | | | ROM can actually be written to, in a special mode. Such writable ROMs are | | | | | | sometimes called Flash ROMs. BIOS is stored in ROM or Flash ROM. | | | | | RTC | Real Time Clock - battery backed circuit in PC-AT systems that keeps | | | | | | system time and dateas well as certain system setup parameters | | | | | S0, S1, S2, S3, S4, S5 | Sleep States defined by the ACPI specificationS0 Full power, all devices | | | | | | powered | | | | | | S1Sleep State, all context maintained | | | | | | S2 Sleep State, CPU and Cache context lost | | | | | | S3 Suspend to RAM System context stored in RAM; RAM is in standby | | | | | | S4 Suspend to Disk System context stored on disk | | | | | | S5 Soft Off Main power rail off, only standby power rail present | | | | | SATA | Serial AT Attachment: serial-interface standard for hard disks | | | | | SDVO | Serial Digital Video Out is a proprietary technology introduced by IntelR to | | | | | | add additional video signaling interfaces to a system. Being phased out | | | | | SMBus | System Management Bus | | | | | SO-DIMM | Small Outline Dual In-line Memory Module | | | | | SPI | Serial Peripheral Interface | | | | | TBD | To be determined | | | | | TMDS | Transition Minimized Differential Signaling - a digital signaling protocol | | | | | | between the graphics subsystem and display. TMDS is used for the DVI | | | | | | digital signals. DC coupled | | | | | TPM | Trusted Platform Module, chip to enhance the security features of a | | | | | | computer system. | | | | | UIM | User Identity Module | | | | | USB | Universal Serial Bus | | | | | VESA | Video Electronics Standards Association | | | | | WDT | Watch Dog Timer | | | | # 1.4. Reference Documents | Document | | | |--------------------------------------------|--|--| | COM Express Carrier Design Guide Rev. 2.1 | | | | Intel EDS Document | | | | Intel Layout Guide Document | | | | ATX12V Power Supply Design Guide Rev. 2.01 | | | # 1.5. Revision History | Revision | Date | PCB Rev. | Changes | | |----------|------------|----------|--------------------------------------------------|--| | 0.80 | 2016'04'12 | A101-2 | Add 10GB LAN pin description. | | | 0.90 | 2016'09'12 | A101-3 | Pin A87 change from eDP_HPD to RSVD & Add D-1548 | | | | | | Power Consumption in Table 42/43 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8 # 1.6. SOM-5991 Block Diagram # **Board Diagram** COM-express R2.1 Type 6 # 2. COM Express Type 6 Interfaces # 2.1. COM Express Type 6 Connector Layout Figure 1: COM Express Type6 Connector Layout # 2.2. COM Express Type 6 Connector Pin-out Table 3: COM Express Type6 Pin-out #### Connector Rows A and B | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | A1 | GND | B1 | GND | | A2 | GBE0_MDI3- | B2 | GBE0_ACT# | | A3 | GBE0_MDI3+ | B3 | LPC_FRAME# | | A4 | GBE0_LINK100# | B4 | LPC_AD0 | | A5 | GBE0_LINK1000# | B5 | LPC_AD1 | | A6 | GBE0_MDI2- | B6 | LPC_AD2 | | A7 | GBE0_MDI2+ | B7 | LPC_AD3 | | A8 | GBE0_LINK# | B8 | LPC_DRQ0# | | A9 | GBE0_MDI1- | B9 | LPC_DRQ1# | | A10 | GBE0_MDI1+ | B10 | LPC_CLK | | A11 | GND | B11 | GND | | A12 | GBE0_MDI0- | B12 | PWRBTN# | | A13 | GBE0_MDI0+ | B13 | SMB_CK | | A14 | SOM-5991 NC | B14 | SMB_DAT | | A15 | SUS_S3# | B15 | SMB_ALERT# | | A16 | SATA0_TX+ | B16 | SATA1_TX+ | | A17 | SATA0_TX | B17 | SATA1_TX | | A18 | SUS_S4# | B18 | SUS_STAT# | | A19 | SATA0_RX+ | B19 | SATA1_RX+ | | A20 | SATA0_RX | B20 | SATA1_RX- | | A21 | GND | B21 | GND | | A22 | SATA2_TX+ | B22 | SATA3_TX+ | | A23 | SATA2_TX | B23 | SATA3_TX- | | A24 | SUS_S5# | B24 | PWR_OK | | A25 | SATA2_RX+ | B25 | SATA3_RX+ | | A26 | SATA2_RX | B26 | SATA3_RX- | | A27 | BATLOW# | B27 | WDT | | A28 | (S)ATA_ACT# | B28 | SOM-5991 NC | | A29 | SOM-5991 NC | B29 | SOM-5991 NC | | A30 | SOM-5991 NC | B30 | SOM-5991 NC | | A31 | GND | B31 | GND | | A32 | SOM-5991 NC | B32 | SPKR | # Connector Rows A and B | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | A33 | SOM-5991 NC | B33 | I2C_CK | | A34 | BIOS_DIS0# | B34 | I2C_DAT | | A35 | THRMTRIP# | B35 | THRM# | | A36 | SOM-5991 NC | B36 | SOM-5991 NC | | A37 | SOM-5991 NC | B37 | SOM-5991 NC | | A38 | USB_6_7_OC# | B38 | USB_4_5_OC# | | A39 | SOM-5991 NC | B39 | USB5- | | A40 | SOM-5991 NC | B40 | USB5+ | | A41 | GND | B41 | GND | | A42 | USB2- | B42 | USB3- | | A43 | USB2+ | B43 | USB3+ | | A44 | USB_2_3_OC# | B44 | USB_0_1_OC# | | A45 | USB0- | B45 | USB1- | | A46 | USB0+ | B46 | USB1+ | | A47 | VCC_RTC | B47 | EXCD1_PERST# | | A48 | EXCD0_PERST# | B48 | EXCD1_CPPE# | | A49 | EXCD0_CPPE# | B49 | SYS_RESET# | | A50 | LPC_SERIRQ | B50 | CB_RESET# | | A51 | GND | B51 | GND | | A52 | PCIE_TX5+ | B52 | PCIE_RX5+ | | A53 | PCIE_TX5- | B53 | PCIE_RX5- | | A54 | GPI0 | B54 | GPO1 | | A55 | PCIE_TX4+ | B55 | PCIE_RX4+ | | A56 | PCIE_TX4- | B56 | PCIE_RX4- | | A57 | GND | B57 | GPO2 | | A58 | PCIE_TX3+ | B58 | PCIE_RX3+ | | A59 | PCIE_TX3- | B59 | PCIE_RX3- | | A60 | GND | B60 | GND | | A61 | PCIE_TX2+ | B61 | PCIE_RX2+ | | A62 | PCIE_TX2- | B62 | PCIE_RX2- | | A63 | GPI1 | B63 | GPO3 | | A64 | PCIE_TX1+ | B64 | PCIE_RX1+ | | A65 | PCIE_TX1- | B65 | PCIE_RX1- | | A66 | GND | B66 | WAKE0# | | A67 | GPI2 | B67 | WAKE1# | # Connector Rows A and B (Red write are SOM-5991 function) | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | A68 | PCIE_TX0+ | B68 | PCIE_RX0+ | | A69 | PCIE_TX0- | B69 | PCIE_RX0- | | A70 | GND | B70 | GND | | A71 | SOM-5991 NC | B71 | SOM-5991 NC | | A72 | SOM-5991 NC | B72 | SOM-5991 NC | | A73 | SOM-5991 NC | B73 | SOM-5991 NC | | A74 | SOM-5991 NC - | B74 | SOM-5991 NC - | | A75 | SOM-5991 NC | B75 | SOM-5991 NC | | A76 | SOM-5991 NC | B76 | SOM-5991 NC | | A77 | SOM-5991 NC | B77 | SOM-5991 NC | | A78 | SOM-5991 NC | B78 | SOM-5991 NC | | A79 | SOM-5991 NC | B79 | SOM-5991 NC | | A80 | GND | B80 | GND | | A81 | SOM-5991 NC | B81 | SOM-5991 NC | | A82 | SOM-5991 NC | B82 | SOM-5991 NC | | A83 | SOM-5991 NC | B83 | SOM-5991 NC | | A84 | SOM-5991 NC | B84 | VCC_5V_SBY | | A85 | GPI3 | B85 | VCC_5V_SBY | | A86 | KB_RST# | B86 | VCC_5V_SBY | | A87 | RSVD | B87 | VCC_5V_SBY | | A88 | PCIE_CLK_REF+ | B88 | BIOS_DIS1# | | A89 | PCIE_CLK_REF- | B89 | SOM-5991 NC | | A90 | GND | B90 | GND | | A91 | SPI_POWER | B91 | SOM-5991 NC | | A92 | SPI_MISO | B92 | SOM-5991 NC | | A93 | GPO0 | B93 | SOM-5991 NC | | A94 | SPI_CLK | B94 | SOM-5991 NC | | A95 | SPI_MOSI | B95 | SOM-5991 NC | | A96 | TPM_PP | B96 | SOM-5991 NC | | A97 | TYPE10# | B97 | SPI_CS# | | A98 | SER0_TX | B98 | RSVD | | A99 | SER0_RX | B99 | RSVD | | A100 | GND | B100 | GND | | A101 | SER1_TX | B101 | FAN_PWMOUT | | A102 | SER1_RX | B102 | FAN_TACHIN | # Connector Rows A and B | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | A103 | LID# | B103 | SLEEP# | | A104 | VCC_12V | B104 | VCC_12V | | A105 | VCC_12V | B105 | VCC_12V | | A106 | VCC_12V | B106 | VCC_12V | | A107 | VCC_12V | B107 | VCC_12V | | A108 | VCC_12V | B108 | VCC_12V | | A109 | VCC_12V | B109 | VCC_12V | | A110 | GND | B110 | GND | # Connector Rows C and D (Red write are SOM-5991 function) | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | C1 | GND | D1 | GND | | C2 | GND | D2 | GND | | C3 | USB_SSRX0- | D3 | USB_SSTX0- | | C4 | USB_SSRX0+ | D4 | USB_SSTX0+ | | C5 | GND | D5 | GND | | C6 | USB_SSRX1- | D6 | USB_SSTX1- | | C7 | USB_SSRX1+ | D7 | USB_SSTX1+ | | C8 | GND | D8 | GND | | C9 | USB_SSRX2- | D9 | USB_SSTX2- | | C10 | USB_SSRX2+ | D10 | USB_SSTX2+ | | C11 | GND | D11 | GND | | C12 | USB_SSRX3- | D12 | USB_SSTX3- | | C13 | USB_SSRX3+ | D13 | USB_SSTX3+ | | C14 | GND | D14 | GND | | C15 | LAN_MDC | D15 | SOM-5991 NC | | C16 | LAM_MDIO | D16 | SOM-5991 NC | | C17 | RSVD | D17 | RSVD | | C18 | RSVD | D18 | RSVD | | C19 | PCIE_RX6+ | D19 | PCIE_TX6+ | | C20 | PCIE_RX6- | D20 | PCIE_TX6- | | C21 | GND | D21 | GND | | C22 | PCIE_RX7+ | D22 | PCIE_TX7+ | | C23 | PCIE_RX7- | D23 | PCIE_TX7- | | C24 | SOM-5991 NC | D24 | RSVD | | C25 | SOM-5991 NC | D25 | RSVD | | C26 | LAN_KR_RX0_P | D26 | LAN0_KR_TX0_P | | C27 | LAN_KR_RX0_N | D27 | LAN0_KR_TX0_N | | C28 | RSVD | D28 | RSVD | | C29 | LAN_KR_RX1_P | D29 | LAN0_KR_TX1_P | | C30 | LAN_KR_RX1_N | D30 | LAN0_KR_TX1_N | | C31 | GND | D31 | GND | | C32 | SOM-5991 NC | D32 | SOM-5991 NC | | C33 | SOM-5991 NC | D33 | SOM-5991 NC | | C34 | SOM-5991 NC | D34 | SOM-5991 NC | | C35 | RSVD | D35 | RSVD | | C36 | SOM-5991 NC | D36 | SOM-5991 NC | #### Connector Rows C and D | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|---------------------| | C37 | SOM-5991 NC | D37 | SOM-5991 NC | | C38 | LAN0_PORT0_LED1 | D38 | LAN0_PORT0_LED0 | | C39 | LAN0_PORT0_SDP0 | D39 | LAN0_PORT0_I2C_CLK | | C40 | SOM-5991 NC | D40 | LAN0_PORT0_I2C_DATA | | C41 | GND | D41 | GND | | C42 | LAN0_PORT1_SDP0 | D42 | LAN0_PORT1_I2C_CLK | | C43 | SOM-5991 NC | D43 | LAN0_PORT1_I2C_DATA | | C44 | LAN1_PORT1_LED1 | D44 | LAN0_PORT1_LED0 | | C45 | RSVD | D45 | RSVD | | C46 | SOM-5991 NC | D46 | SOM-5991 NC | | C47 | SOM-5991 NC | D47 | SOM-5991 NC | | C48 | RSVD | D48 | RSVD | | C49 | SOM-5991 NC | D49 | SOM-5991 NC | | C50 | SOM-5991 NC | D50 | SOM-5991 NC | | C51 | GND | D51 | GND | | C52 | PEG_RX0+ | D52 | PEG_TX0+ | | C53 | PEG_RX0- | D53 | PEG_TX0- | | C54 | TYPE0# SOM-5991 NC | D54 | PEG_LANE_RV# | | C55 | PEG_RX1+ | D55 | PEG_TX1+ | | C56 | PEG_RX1- | D56 | PEG_TX1- | | C57 | TYPE1# SOM-5991 NC | D57 | TYPE2# | | C58 | PEG_RX2+ | D58 | PEG_TX2+ | | C59 | PEG_RX2- | D59 | PEG_TX2- | | C60 | GND | D60 | GND | | C61 | PEG_RX3+ | D61 | PEG_TX3+ | | C62 | PEG_RX3- | D62 | PEG_TX3- | | C63 | RSVD | D63 | RSVD | | C64 | RSVD | D64 | RSVD | | C65 | PEG_RX4+ | D65 | PEG_TX4+ | | C66 | PEG_RX4- | D66 | PEG_TX4- | | C67 | RSVD | D67 | GND | | C68 | PEG_RX5+ | D68 | PEG_TX5+ | | C69 | PEG_RX5- | D69 | PEG_TX5- | | C70 | GND | D70 | GND | | C71 | PEG_RX6+ | D71 | PEG_TX6+ | #### Connector Rows C and D | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | C72 | PEG_RX6- | D72 | PEG_TX6- | | C73 | GND | D73 | GND | | C74 | PEG_RX7+ | D74 | PEG_TX7+ | | C75 | PEG_RX7- | D75 | PEG_TX7- | | C76 | GND | D76 | GND | | C77 | RSVD | D77 | RSVD | | C78 | PEG_RX8+ | D78 | PEG_TX8+ | | C79 | PEG_RX8- | D79 | PEG_TX8- | | C80 | GND | D80 | GND | | C81 | PEG_RX9+ | D81 | PEG_TX9+ | | C82 | PEG_RX9- | D82 | PEG_TX9- | | C83 | RSVD | D83 | RSVD | | C84 | GND | D84 | GND | | C85 | PEG_RX10+ | D85 | PEG_TX10+ | | C86 | PEG_RX10- | D86 | PEG_TX10- | | C87 | GND | D87 | GND | | C88 | PEG_RX11+ | D88 | PEG_TX11+ | | C89 | PEG_RX11- | D89 | PEG_TX11- | | C90 | GND | D90 | GND | | C91 | PEG_RX12+ | D91 | PEG_TX12+ | | C92 | PEG_RX12- | D92 | PEG_TX12- | | C93 | GND | D93 | GND | | C94 | PEG_RX13+ | D94 | PEG_TX13+ | | C95 | PEG_RX13- | D95 | PEG_TX13- | | C96 | GND | D96 | GND | | C97 | RSVD | D97 | PEG_ENABLE# | | C98 | PEG_RX14+ | D98 | PEG_TX14+ | | C99 | PEG_RX14- | D99 | PEG_TX14- | | C100 | GND | D100 | GND | | C101 | PEG_RX15+ | D101 | PEG_TX15+ | | C102 | PEG_RX15- | D102 | PEG_TX15- | | C103 | GND | D103 | GND | | C104 | VCC_12V | D104 | VCC_12V | | C105 | VCC_12V | D105 | VCC_12V | | C106 | VCC_12V | D106 | VCC_12V | #### Connector Rows C and D | Pin# | Type 6 Description | Pin# | Type 6 Description | |------|--------------------|------|--------------------| | C107 | VCC_12V | D107 | VCC_12V | | C108 | VCC_12V | D108 | VCC_12V | | C109 | VCC_12V | D109 | VCC_12V | | C110 | GND | D110 | GND | ## 2.3. PCI Express #### 2.3.1. COM Express A-B Connector and C-D Connector PCle Groups COM Express Type 6 Modules have two groups of PCIe lanes. There is a group of up to eight lanes; six are located on COM Express A-B connector and two on C-D connector that are intended for general grpurpose use, such as interfacing the COM Express Module to Carrier Board PCIe peripherals. A second group of PCIe lanes is defined on the COM Express C-D connector. This group is intended primarily for the PCIe Graphics interfaces (also referred to as the PEG interface), and is typically 16 PCIe lanes wide. For some Modules, the PEG lanes may be used for general purpose PCIe lanes if the external graphics interface is not in use. This usage is Module and Module chipset dependent. #### 2.3.2. General Purpose PCle Signal Definitions The general purpose PCI Express interface of the COM Express Type 6 Module on the COM Express A-B connector consists of up to 6 lanes plus 2 lanes on connector C-D, each with a receive and transmit differential signal pair designated from PCIE\_RX0 (+ and -) to PCIE\_RX7 (+ and -) and correspondingly from PCIE\_TX0 (+ and -) to PCIE\_TX7 (+ and -). The 8 lanes may be grouped into various link widths as defined in the COM Express spec. Table 4: General Purpose PCI Express Signal Descriptions | Signal | Pin# | Description | I/O | Note | |-----------|------|----------------------------------------------------|--------|------| | PCIE_RX0+ | B68 | PCIe channel 0. Receive Input differential pair. | I PCIE | | | PCIE_RX0- | B69 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near | | | | | | COME to PCIE0 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE0 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PCIE_TX0+ | A68 | PCIe channel 0. Transmit Output differential pair. | O PCIE | | | PCIE_TX0- | A69 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE0 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE0 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|----------------------------------------------------|--------|------| | PCIE_RX1+ | B64 | PCIe channel 1. Receive Input differential pair. | I PCIE | | | PCIE_RX1- | B65 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near to | | | | | | PCIE1 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE1 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PCIE_TX1+ | A64 | PCIe channel 1. Transmit Output differential pair. | O PCIE | | | PCIE_TX1- | A65 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE1 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE1 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | PCIE_RX2+ | B61 | PCIe channel 2. Receive Input differential pair. | I PCIE | | | PCIE_RX2- | B62 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near | | | | | | COME to PCIE2 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE2 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PCIE_TX2+ | A61 | PCIe channel 2. Transmit Output differential pair. | O PCIE | | | PCIE_TX2- | A62 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE2 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE2 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | PCIE_RX3+ | B58 | PCIe channel 3. Receive Input differential pair. | I PCIE | | | PCIE_RX3- | B59 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near to | | | | | | PCIE3 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE3 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|----------------------------------------------------|--------|------| | PCIE_TX3+ | A58 | PCIe channel 3. Transmit Output differential pair. | O PCIE | | | PCIE_TX3- | A59 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE3 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE3 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | PCIE_RX4+ | B55 | PCIe channel 4. Receive Input differential pair. | I PCIE | | | PCIE_RX4- | B56 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near to | | | | | | PCIE4 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE4 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PCIE_TX4+ | A55 | PCIe channel 4. Transmit Output differential pair. | O PCIE | | | PCIE_TX4- | A56 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE4 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE4 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | PCIE_RX5+ | B52 | PCIe channel 5. Receive Input differential pair. | I PCIE | | | PCIE_RX5- | B53 | Carrier Board: | | | | | | Device - Connect AC Coupling cap 0.1uF near to | | | | | | PCIE5 x1 device PETp/n0. | | | | | | Slot - Connect to PCIE5 x1 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PCIE_TX5+ | A52 | PCIe channel 5. Transmit Output differential pair. | O PCIE | | | PCIE_TX5- | A53 | Module has integrated AC Coupling Capacitor. | | | | | | Carrier Board: | | | | | | Device - Connect to PCIE5 x1 device PERp/n0. | | | | | | Slot - Connect to PCIE5 x1 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | Signal Pin# Description | I/O | Note | |------------------------------------------------------------------|--------|------| | PCIE_RX6+ C19 PCIe channel 6. Receive Input differential pair. | I PCIE | | | PCIE_RX6- C20 Carrier Board: | | | | Device - Connect AC Coupling cap 0.1uF near to | 0 | | | PCIE5 x1 device PETp/n0. | | | | Slot - Connect to PCIE5 x1 Conn pin A16, A1 | 7 | | | PERp/n0. | | | | N/C if not used. | | | | PCIE_TX6+ D19 PCIe channel 6. Transmit Output differential pair. | O PCIE | | | PCIE_TX6- D20 Module has integrated AC Coupling Capacitor. | | | | Carrier Board: | | | | Device - Connect to PCIE6 x1 device PERp/n0. | | | | Slot - Connect to PCIE6 x1 Conn pin B14, B1 | 5 | | | PETp/n0. | | | | N/C if not used. | | | | PCIE_RX7+ C22 PCIe channel 7. Receive Input differential pair. | I PCIE | | | PCIE_RX7- C23 Carrier Board: | | | | Device - Connect AC Coupling cap 0.1uF near to | 0 | | | PCIE6 x1 device PETp/n0. | | | | Slot - Connect to PCIE6 x1 Conn pin A16, A1 | 7 | | | PERp/n0. | | | | N/C if not used. | | | | PCIE_TX7+ D22 PCIe channel 7. Transmit Output differential pair. | O PCIE | | | PCIE_TX7- D23 Module has integrated AC Coupling Capacitor. | | | | Carrier Board: | | | | Device - Connect to PCIE7 x1 device PERp/n0. | | | | Slot - Connect to PCIE7 x1 Conn pin B14, B1 | 5 | | | PETp/n0. | | | | N/C if not used. | | | | PCIE_CLK_REF+ A88 PCIe Reference Clock for all COM Express PCIe | O PCIE | | | PCIE_CLK_REF- A89 lanes, and for PEG lanes. | | | | Carrier Board: | | | | Connect 0Ω in series to | | | | Device - PCIE device REFCLK+, REFCLK | | | | Slot - PCIE Conn pin A13 REFCLK+, A14 REFCLK | | | | *Connect to PCIE Clock Buffer input to provide | | | | PCIE clocks output for more than one PCIE devices | 5 | | | or slots. | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |--------------|------|-----------------------------------------------------|---------|------| | EXCD0_CPPE# | A49 | PCI ExpressCard0: PCI Express capable card | 13.3V | | | | | request, active low, one per card. | CMOS | | | | | Module has integrated PU resistor to 3.3V | | | | | | Express Card's CPPE# connects to Power Switch | | | | | | CPPE# input pin | | | | | | N/C if not used. | | | | EXCD0_PERST# | A48 | PCI ExpressCard0: reset, active low, one per card | 0.001 | | | | | Express Card's PERST# and Express Card's | O 3.3V | | | | | PERST# connects to Power Switch PERST# output | CMOS | | | | | pin. | | | | | | N/C if not used. | | | | EXCD1_CPPE# | B48 | PCI ExpressCard1: PCI Express capable card | 13.3V | | | | | request, active low, one per card. | CMOS | | | | | Module has integrated PU resistor to 3.3V | | | | | | Express Card's CPPE# connects to Power Switch | | | | | | CPPE# input pin | | | | | | N/C if not used. | | | | EXCD1_PERST# | B47 | PCI ExpressCard1: reset, active low, one per card | O 3.3V | | | | | Express Card's PERST# connects to Power Switch | 0 3.30 | | | | | PERST# output pin. | CMOS | | | | | N/C if not used | | | | CB_RESET# | B50 | Reset output from Module to Carrier Board. Active | O 3.3V | | | | | low. | Suspend | | | | | Issued by Module chipset and may result from a low | CMOS | | | | | SYS_RESET# input, a low PWR_OK input, a | | | | | | VCC_12V power input that falls below the minimum | | | | | | specification, a watchdog timeout, or may be | | | | | | initiated by the Module software. | | | | | | Module has integrated 3.3V buffer and series | | | | | | resistor. | | | | | | Connect to reset pin of devices except PCI slots or | | | | | | devices. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |--------|------|-----------------------------------------------|---------|------| | WAKE0# | B66 | PCI Express wake up event signal. | I 3.3V | | | | | Module has integrated PU resistor to 3.3VDUAL | Suspend | | | | | Device - Connect to WAKE# pin of PCIE device. | CMOS | | | | | Slot - Connect to WAKE# pin B11 of PCIE slot. | | | | | | Express Card - Connect to WAKE# pin 11 of | | | | | | Express Card socket. | | | | | | N/C if not used. | | | #### Notes: #### 2.3.3. PCI Express Lane Configurations - Per COM Express Spec According to the COM Express specification, the general purpose PCIe lanes on the A-B connector can be configured as up to eight PCI Express x1 links or may be combined into various combinations of x8, x4, x2 and x1 links that add up to a total of 8 lanes. These configuration possibilities are based on the COM Express Module's chip-set capabilities. The COM Express specification defines a "fill order" from mapping PCIe links that are wider than x1 onto the COM Express pins. For example, the spec requires that a x4 PCI Express link be mapped to COM Express PCI Express lanes 0,1,2 and 3. Refer to the COM Express specification for details. Note: All PCI Express devices are required to work in x1 mode as well as at their full capability. A x4 PCIe card for example is required by the PCI Express specification to be usable in x4 and / or x1 mode. #### 2.3.4. PCI Express\* General Routing Guidelines #### 2.3.4.1. PCI Express Insertion Loss Budget with Slot Card PCI Express Insertion Loss Budget, 1.25 GHz with Carrier Board Slot Card The module transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the module transmit path. The module transmit path insertion loss budget shall be 4.65 dB (3.46 dB + 1.19 dB). The module receive path insertion loss budget shall be 3.46 dB. COM ExpressTM connector loss is accounted for separately. The Carrier Board transmit and receive insertion loss budgets are the same in this case. The Carrier Board insertion loss budget shall be 4.40 dB. COM ExpressTM connector and slot card connector losses are accounted for separately. The slot card transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the slot card's transmit path. The slot card's transmit path insertion loss budget is 3.84 dB (2.65 dB + 1.19 dB) per the PCI Express Card Electromechanical Specification Revision 1.1. The slot card's receive path insertion loss budget is 2.65 dB per the same specification. Slot card connector loss is accounted for separately. | Segment | Loss (dB) | | |----------------|-------------|------------------------------------------------------------------------------------------------| | | max. Length | Notes | | | [mm/inches] | | | L <sub>A</sub> | 3.46 | Allowance for 5.15 inches of module trace 3.45 dB loss @ 0.28 dB / GHz | | | 130/5.15 | / inch and 1.66 dB crosstalk allowance. Coupling caps not included. | | Coupling | 1.19 | 1.19 dB loss. From PCI Express Card Electromechanical Spec., Rev. | | Caps | | 1.1, parameters (L <sub>ST</sub> – L <sub>SR</sub> ). Includes crosstalk allowance of 0.79 dB. | | L <sub>B</sub> | 0.25 | COM Express <sup>™</sup> connector at 1.25 GHz measured value: 0.25 dB loss. | | L <sub>C</sub> | 4.4 | Allowance for 9 inches of Carrier Board trace 4.40 db loss @ 0.28 dB / | | | 228/9.0 | GHz / inch and a 1.25 dB crosstalk allowance. | | L <sub>D</sub> | 1.25 | 1.25 dB loss. PCI Express Card Electromechanical Spec Rev 1.1 "guard | | | | band" allowance for slot connector – includes 1.0 dB connector loss. | | L <sub>E</sub> | 2.65 | 2.65 dB loss. From PCI Express Card Electromechanical Spec., Rev. | | | | 1.1(without coupling caps; L <sub>AR</sub> ). Implied crosstalk allowance is 1.25 dB. | | Total | 13.20 | 13.20 dB loss. | #### PCI Express Insertion Loss Budget, 2.5 GHz with Carrier Board Slot Card For "device up" PCIe Gen 2 operation, the Module PCIe maximum trace length is restricted to 5.0 inches and the Carrier Board maximum trace to 4.45 inches. Shorter lengths will yield additional margin and are encouraged where possible. Results assumed FR4 dielectrics. Other dielectrics with lower losses could be considered, but were not simulated. It should be noted that a use case exists that might result in reduced PCI Express bandwidth. This use case is tied to Carrier boards with a PCI Express slot (device up). PCI Express Gen 1 and Gen 2 signaling rates use the same PCI Express connector – there is no mechanical keying mechanism to identify the capabilities of the PCI Express slot or the PCI Express board plugged into the slot. This can lead to the situation where the Module and PCI Express board attempt a PCI Express Gen2 signaling rate connection over a Carrier that does not meet the routing guidelines for Gen 2 signaling rates. In a worst case scenario the devices might connect at Gen2 signaling rate with a high number of errors impacting the actual data throughput. It should be noted that there is a Carrier EEPROM on the Carrier which would allow the Module to determine the Carrier board capabilities but this is not a requirement in COM.0. | Segment | max. Length [mm/inches] | Notes | |----------------|-------------------------|------------------------------------------------------------------------------| | L <sub>A</sub> | 127/5.0 | Allowance for module trace. Coupling cap effects included within simulation. | | L <sub>B</sub> | | COM Express™ connector simulated at 2.5 GHz. | | L <sub>C</sub> | 113/4.45 | Allowance for Carrier Board. | | L <sub>D</sub> | | PCI Express Card slot connector simulated at 2.5 GHz. | | L <sub>E</sub> | 80/3.15 | Slot Card trace length from PCI Express Card Electromagnetical Spec., | | | | Rev. 1.1 | | Total | 320/12.6 | PCIe GEN2 Data clocked architecture | #### 2.3.4.2. PCI Express Insertion Loss Budget with Carrier Board PCIE Device PCI Express Insertion Loss Budget, 1.25 GHz with Carrier Board PCIE Device The module transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the module transmit path. The module transmit path insertion loss budget shall be 4.65 dB (3.46 dB + 1.19 dB). The module receive path insertion loss budget shall be 3.46 dB. COM ExpressTM connector loss is accounted for separately. The Carrier Board transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the Carrier Board transmit path. The Carrier Board transmit path insertion loss budget shall be 9.49 dB (8.30 dB + 1.19 dB). The Carrier Board receive path insertion loss shall be 8.30 dB. COM ExpressTM connector loss is accounted for separately. | Segment | Loss (dB) | | |----------------|-------------|------------------------------------------------------------------------------| | | max. Length | Notes | | | [mm/inches] | | | L <sub>A</sub> | 3.46 | Allowance for 5.15 inches of module trace 3.46 dB loss @ 0.28 dB / GHz / | | | 131/5.15 | inch and 1.66 dB crosstalk allowance. Coupling caps not included. | | Coupling | 1.19 | 1.19 dB loss. From PCI Express Card Electromechanical Spec., Rev. 1.1, | | Caps | | parameters (LST- LSR). Includes crosstalk allowance of 0.79 dB. | | L <sub>B</sub> | 0.25 | COM Express <sup>™</sup> connector at 1.25 GHz measured value: 0.25 dB loss. | | L <sub>C</sub> | 8.3 | Allowance for 15.85 inches of Carrier Board trace 8.30 dB loss @ 0.28 dB / | | | 113/4.45 | GHz / inch and a 2.75 dB crosstalk allowance. | | Total | 13.2 | 13.2dB loss | #### PCI Express Insertion Loss Budget, 2.5 GHz with Carrier Board PCIE Device For "device down" PCIe Gen 2 operation, the Module PCIe maximum trace length is restricted to 5.0 inches and the Carrier Board maximum trace to 8.0 inches. Shorter lengths will yield additional margin and are encouraged where possible. Results assumed FR4 dielectrics. Other dielectrics with lower losses could be considered, but were not simulated. | Segment | max. Length [mm/inches] | Notes | | |----------------|-------------------------|------------------------------------------------------------------------------|--| | L <sub>A</sub> | 127/5 | Allowance for module trace. Coupling cap effects included within simulation. | | | L <sub>B</sub> | | COM Express™ connector simulated at 2.5 GHz. | | | L <sub>C</sub> | 203/8 | Allowance for Carrier Board trace. | | | Total | 330/13.0 | PCIe GEN2 Data clocked architecture | | # 2.3.5. PCI Express\* Trace Length Guidelines Figure 2: Topology for PCI Express Slot Card. Figure 3: Topology for PCI Express Device Down. Table 5: PCI Express\* Slot Card / Device Down Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |----------------------------------|----------------------------------------------------|-------| | Signal Group | PCI Express* expansion | | | Differential Impedance Target | 85Ω±10% | | | Single End | 55Ω±10% | | | Isolation to equivalent pairs | 11H (MS) and 3H(DS) | 1,2 | | Isolation to other signal groups | 11H (MS) and 5H (DS) | 1 | | Tx/Rx Spacing | 11H(MS) and 5H (DS) | 1 | | LA + LB | Please see the SOM-5991 Layout Checklist | | | Lc | Carrier Board Length | | | Max length of LA+LB+LC | Slot Card: 14" | | | | Device Down:4~ 16" | | | Length matching | Differential pairs (intra-pair): Max. ±2 mils | | | | REFCLK+ and REFCLK- (intra-pair):Max. ±5mils | | | Reference Plane | GND referencing preferred | | | | Min 40-mil trace edge-to-major plane edge spacing | | | | GND stitching vias required next to signal vias if | | | | transitioning layers between GND layers | | | | Power referencing acceptable if stitching caps are | | | | used | | | Carrier Board Via Usage | Max. 2 vias per TX trace, Max. 4 vias per RX trace | | | AC coupling | The AC coupling capacitors for the TX lines are | 3 | | | incorporated on the COM Express Module. The AC | | | | coupling capacitors for RX signal lines have to be | | | | implemented on the customer COM Express Carrier | | | | Board. Capacitor type: X7R, 100nF ±10%, 16V, shape | | | | 0402. | | #### Notes: - 1. H is height above reference plane. - 2. Equivalent pairs are TX to TX or RX to RX(Noninterleaved) - 3. AC caps are recommended to be placed close to PCIe device side (avoid placing AC cpas on mid-bus). # 2.4 PEG (PCI Express Graphics) #### 2.4.1 PEG Signal Definitions The PEG Port can utilize COM Express PCle lanes 16-31 and is suitable to drive a link for an external high-performance PCl Express Graphics card, if implemented on the COM Express Module. Graphics Cards implemented as x16 use COM Express PCle lanes 16-31; Graphics Cards implemented as x8 lanes should use COM Express PCle lanes 16-23. Each lane of the PEG Port consists of a receive and transmit differential signal pair designated 'PEG\_RX0' (+ and -) to 'PEG\_RX15' (+ and -) and correspondingly from 'PEG\_TX0' (+ and -) to 'PEG\_TX15' (+ and -). The corresponding signals can be found on the Module connector rows C and D. Table 6: PEG Signal Description | Signal | Pin# | Description | I/O | Notes | |----------|------|---------------------------------------------------|--------|-------| | PEG_RX0+ | C52 | PEG channel 0, Receive Input differential pair. | I PCIE | | | PEG_RX0- | C53 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n0. | | | | | | Slot - Connect to PCIE x16 Conn pin A16, A17 | | | | | | PERp/n0. | | | | | | N/C if not used. | | | | PEG_TX0+ | D52 | PEG channel 0, Transmit Output differential pair. | O PCIE | | | PEG_TX0- | D53 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n0. | | | | | | Slot - Connect to PCIE x16 Conn pin B14, B15 | | | | | | PETp/n0. | | | | | | N/C if not used. | | | | PEG_RX1+ | C55 | PEG channel 1, Receive Input differential pair. | I PCIE | | | PEG_RX1- | C56 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n1. | | | | | | Slot - Connect to PCIE x16 Conn pin A21, A22 | | | | | | PERp/n1. | | | | | | N/C if not used | | | | PEG_TX1+ | D55 | PEG channel 1, Transmit Output differential pair. | O PCIE | | | PEG_TX1- | D56 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n1. | | | | | | Slot - Connect to PCIE x16 Conn pin B14, B15 | | | | | | PETp/n1. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Notes | |----------|------|---------------------------------------------------|--------|-------| | PEG_RX2+ | C58 | PEG channel 2, Receive Input differential pair. | I PCIE | | | PEG_RX2- | C59 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n2. | | | | | | Slot - Connect to PCIE x16 Conn pin A25, A26 | | | | | | PERp/n2. | | | | | | N/C if not used | | | | PEG_TX2+ | D58 | PEG channel 2, Transmit Output differential pair. | O PCIE | | | PEG_TX2- | D59 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n2. | | | | | | Slot - Connect to PCIE x16 Conn pin B23, B24 | | | | | | PETp/n2. | | | | | | N/C if not used. | | | | PEG_RX3+ | C61 | PEG channel 3, Receive Input differential pair. | I PCIE | | | PEG_RX3- | C62 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp3. | | | | | | Slot - Connect to PCIE x16 Conn pin A29, A30 | | | | | | PERp3. | | | | | | N/C if not used | | | | PEG_TX3+ | D61 | PEG channel 3, Transmit Output differential pair. | O PCIE | | | PEG_TX3- | D62 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n3. | | | | | | Slot - Connect to PCIE x16 Conn pin B27, B28 | | | | | | PETp/n3. | | | | | | N/C if not used. | | | | PEG_RX4+ | C65 | PEG channel 4, Receive Input differential pair. | I PCIE | | | PEG_RX4- | C66 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n4. | | | | | | Slot - Connect to PCIE x16 Conn pin A35, A36 | | | | | | PERp/n4. | | | | | | N/C if not used | | | | PEG_TX4+ | D65 | PEG channel 4, Transmit Output differential pair. | O PCIE | | | PEG_TX4- | D66 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n4. | | | | | | Slot - Connect to PCIE x16 Conn pin B33, B34 | | | | | | PETp/n4. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Notes | |----------|------|---------------------------------------------------|--------|-------| | PEG_RX5+ | C68 | PEG channel 5, Receive Input differential pair. | I PCIE | | | PEG_RX5- | C69 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n5. | | | | | | Slot - Connect to PCIE x16 Conn pin A39, A40 | | | | | | PERp/n5. | | | | | | N/C if not used | | | | PEG_TX5+ | D68 | PEG channel 5, Transmit Output differential pair. | O PCIE | | | PEG_TX5- | D69 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n5. | | | | | | Slot - Connect to PCIE x16 Conn pin B37, B38 | | | | | | PETp/n5. | | | | | | N/C if not used. | | | | PEG_RX6+ | C71 | PEG channel 6, Receive Input differential pair. | I PCIE | | | PEG_RX6- | C72 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n6. | | | | | | Slot - Connect to PCIE x16 Conn pin A43, A44 | | | | | | PERp/n6. | | | | | | N/C if not used | | | | PEG_TX6+ | D71 | PEG channel 6, Transmit Output differential pair. | O PCIE | | | PEG_TX6- | D72 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n6. | | | | | | Slot - Connect to PCIE x16 Conn pin B37, B38 | | | | | | PETp/n6. | | | | | | N/C if not used | | | | PEG_RX7+ | C74 | PEG channel 7, Receive Input differential pair. | I PCIE | | | PEG_RX7- | C75 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n7. | | | | | | Slot - Connect to PCIE x16 Conn pin A47, A48 | | | | | | PERp/n7. | | | | | | N/C if not used | | | | PEG_TX7+ | D74 | PEG channel 7, Transmit Output differential pair. | O PCIE | | | PEG_TX7- | D75 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n7. | | | | | | Slot - Connect to PCIE x16 Conn pin B45, B46 | | | | | | PETp/n7. | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Notes | |-----------|------|----------------------------------------------------|--------|-------| | PEG_RX8+ | C78 | PEG channel 8, Receive Input differential pair. | I PCIE | | | PEG_RX8- | C79 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n8. | | | | | | Slot - Connect to PCIE x16 Conn pin A52, A53 | | | | | | PERp/n8. | | | | | | N/C if not used | | | | PEG_TX8+ | D78 | PEG channel 8, Transmit Output differential pair. | O PCIE | | | PEG_TX8- | D79 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n8. | | | | | | Slot - Connect to PCIE x16 Conn pin B50, B51 | | | | | | PETp/n8. | | | | | | N/C if not used | | | | PEG_RX9+ | C81 | PEG channel 9, Receive Input differential pair. | I PCIE | | | PEG_RX9- | C82 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n9. | | | | | | Slot - Connect to PCIE x16 Conn pin A56, A57 | | | | | | PERp/n9. | | | | | | N/C if not used | | | | PEG_TX9+ | D81 | PEG channel 9, Transmit Output differential pair. | O PCIE | | | PEG_TX9- | D82 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n9. | | | | | | Slot - Connect to PCIE x16 Conn pin B54, B55 | | | | | | PETp/n9. | | | | | | N/C if not used | | | | PEG_RX10+ | C85 | PEG channel 10, Receive Input differential pair. | I PCIE | | | PEG_RX10- | C86 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n10. | | | | | | Slot - Connect to PCIE x16 Conn pin A60, A61 | | | | | | PERp/n10. | | | | | | N/C if not used | | | | PEG_TX10+ | D85 | PEG channel 10, Transmit Output differential pair. | O PCIE | | | PEG_TX10- | D86 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n10. | | | | | | Slot - Connect to PCIE x16 Conn pin B58, B59 | | | | | | PETp/n10. | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|----------------------------------------------------|--------|------| | PEG_RX11+ | C88 | PEG channel 11, Receive Input differential pair. | I PCIE | | | PEG_RX11- | C89 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n11. | | | | | | Slot - Connect to PCIE x16 Conn pin A64, A65 | | | | | | PERp/n11. | | | | | | N/C if not used | | | | PEG_TX11+ | D88 | PEG channel 11, Transmit Output differential pair. | O PCIE | | | PEG_TX11- | D89 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n11. | | | | | | Slot - Connect to PCIE x16 Conn pin B62, B63 | | | | | | PETp/n11. | | | | | | N/C if not used | | | | PEG_RX12+ | C91 | PEG channel 12, Receive Input differential pair. | I PCIE | | | PEG_RX12- | C92 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n12. | | | | | | Slot - Connect to PCIE x16 Conn pin A68, A69 | | | | | | PERp/n12. | | | | | | N/C if not used | | | | PEG_TX12+ | D91 | PEG channel 12, Transmit Output differential pair. | O PCIE | | | PEG_TX12- | D92 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n12. | | | | | | Slot - Connect to PCIE x16 Conn pin B66, B67 | | | | | | PETp/n12. | | | | | | N/C if not used | | | | PEG_RX13+ | C94 | PEG channel 13, Receive Input differential pair. | I PCIE | | | PEG_RX13- | C95 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n13. | | | | | | Slot - Connect to PCIE x16 Conn pin A72, A73 | | | | | | PERp/n13. | | | | | | N/C if not used | | | | PEG_TX13+ | D94 | PEG channel 13, Transmit Output differential pair. | O PCIE | | | PEG_TX13- | D95 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n13. | | | | | | Slot - Connect to PCIE x16 Conn pin B70, B71 | | | | | | PETp/n13. | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |--------------|------|------------------------------------------------------|--------|------| | PEG_RX14+ | C98 | PEG channel 14, Receive Input differential pair. | I PCIE | | | PEG_RX14- | C99 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n14. | | | | | | Slot - Connect to PCIE x16 Conn pin A76, A77 | | | | | | PERp/n14. | | | | | | N/C if not used | | | | PEG_TX14+ | D98 | PEG channel 14, Transmit Output differential pair. | O PCIE | | | PEG_TX14- | D99 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n14. | | | | | | Slot - Connect to PCIE x16 Conn pin B74, B75 | | | | | | PETp/n14. | | | | | | N/C if not used | | | | PEG_RX15+ | C101 | PEG channel 15, Receive Input differential pair. | I PCIE | | | PEG_RX15- | C102 | Device - Connect AC Coupling cap 0.22uF near | | | | | | COME to PCIE x16 device PETp/n15. | | | | | | Slot - Connect to PCIE x16 Conn pin A80, A81 | | | | | | PERp/n15. | | | | | | N/C if not used | | | | PEG_TX15+ | D101 | PEG channel 15, Transmit Output differential pair. | O PCIE | | | PEG_TX15- | D102 | Module has integrated AC Coupling Capacitor. | | | | | | Device - Connect to PCIE x16 device PERp/n15. | | | | | | Slot - Connect to PCIE x16 Conn pin B78, B79 | | | | | | PETp/n15. | | | | | | N/C if not used | | | | PEG_LANE_RV# | D54 | PCI Express Graphics lane reversal input strap. Pull | 13.3V | | | | | low on the carrier board to reverse lane order. | CMOS | | | | | Module has integrated PU resistor to 3.3V. | | | | | | Carrier Board: | | | | | | Normal - N/C | | | | | | Reverse - PD 1KΩ to GND | | | | | | N/C if not used. | | | #### 2.4.2. PEG\* General Routing Guidelines ### **PEG Configuration** The COM Express PCIe Graphics (PEG) Port is comprised of COM Express PCIe lanes 16-31. The primary use of this set of signals is to interface to off-Module graphics controllers or cards. If the PEG interface is not used for an external graphics card SDVO, it may be possible to use these PCIe lanes for other Carrier Board PCIe devices. The details of this usage are Module and Module chip-set dependent. Operation in a x1 link is also supported. Wider links (x2, x4, x8, x16) are chip-set dependent. Refer to the Module product documentation for details. The COM Express specification defines a fill order for this set of PCIe lanes. Larger link widths go to the lower lanes. Refer to the COM Express specification for details. #### Using PEG Pins for General Purpose PCle Lanes The COM Express PEG lanes may be used for general-purpose use if the PEG port is not being used as an interface to an external graphics device. The characteristics of this usage are Module and chip-set dependent. Modules that employ desktop and mobile chip-sets with PEG capability can usually be set up to allow the COM Express PEG lanes to be configured as a single general purpose PCIe link, with link width possibilities of x1, x4, x8 or x16. The x1 configuration should always work; the wider links may be Module and chip-set dependent. Check with your vendor. Modules based on server-class chip-sets may allow multiple links over the PEG lanes – for example, a x8 link on COM Express PCIe lanes 16 through 23 and a x4 link over lanes 24 through 27. This is Module and chip-set dependent. ## 2.4.3. PEG\* Trace Length Guidelines Figure 4: Topology for PCI Express Slot Card. Figure 5: Topology for PCI Express Device Down. Table 7: PCI Express\* Slot Card / Device Down Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |----------------------------------|----------------------------------------------------|-------| | Signal Group | PCI Express* expansion | | | Differential Impedance Target | 85Ω±10% | | | Single End | 55Ω±10% | | | Isolation to equivalent pairs | 7H (MS) and 3H(DS) | 1,2 | | Isolation to other signal groups | 9H (MS) and 5H (DS) | 1 | | Tx/Rx Spacing | 9H(MS) and 5H (DS) | 1 | | LA + LB | SOM-5991 Layout Checklist | | | Lc | Carrier Board Length | | | Max length of LA+LB+LC | Slot Card: 15" | | | | Device Down: 15" | | | Length matching | Differential pairs (intra-pair): Max. ±2mls | | | | REFCLK+ and REFCLK- (intra-pair):Max. ±5mls " | | | Reference Plane | GND referencing preferred | | | | Min 40-mil trace edge-to-major plane edge spacing | | | | GND stitching vias required next to signal vias if | | | | transitioning layers between GND layers | | | | Power referencing acceptable if stitching caps are | | | | used | | | Carrier Board Via Usage | Max. 2 vias per TX trace, Max. 4 vias per RX trace | | | AC coupling | The AC coupling capacitors for the TX lines are | 3 | | | incorporated on the COM Express Module. The AC | | | | coupling capacitors for RX signal lines have to be | | | | implemented on the customer COM Express Carrier | | | | Board. Capacitor type: X7R, 100nF ±10%, 16V, shape | | | | 0402. | | - 1.H is height above reference plane. - 2.Equivalent pairs are TX to TX or RX to RX(Noninterleaved) - 3.AC caps are recommended to be placed close to PCIe device side (avoid placing AC cpas on mid-bus). # 2.5 \*SOM-5991 10GB LAN signal. # 2.5.1. 10GB LAN Signal Definitions Table 8: 10GB LAN Signal Description | Signal | Pin# | Description | I/O | Notes | |-------------|------|--------------------------------------------------|-----|-------| | LAN_KR_TX0+ | D26 | SOM-5991 | 0 | | | LAN_KR_TX0- | D27 | 10GB LAN channel 0,Transmit Output differential | 0 | | | | | pair. | | | | | | Device - Connect AC Coupling cap 0.1uF near PHY. | | | | | | N/C if not used. | | | | LAN_KR_TX1+ | D29 | SOM-5991 | 0 | | | LAN_KR_TX1- | D30 | 10GB LAN channel 1, Transmit Output differential | 0 | | | | | pair. | | | | | | Device - Connect AC Coupling cap 0.1uF near PHY. | | | | | | N/C if not used. | | | Table 9: 10GB LAN Description | Signal | Pin# | Description | I/O | Notes | |---------------------|------|-----------------------------------------------|-----|-------| | LAN0_PORT0_I2C_CLK | D39 | SOM-5991 | | | | LAN0_PORT0_I2C_DATA | D40 | Pin D39 through +V1.05 to +V3.3 level shifter | 0 | | | | | connect to SOC pinR72 LAN_I2C_CLK0. | | | | | | Pin D40 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pin U72 LAN_I2C_DATA0. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used. | | | | LAN0_PORT1_I2C_CLK | D42 | SOM-5991 | 0 | | | LAN0_PORT1_I2C_DATA | D43 | Pin D42 through +V1.05 to +V3.3 level shifter | 0 | | | | | connect to SOC pin P71 LAN_I2C_CLK1. | | | | | | Pin D43 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pin T71 LAN_I2C_DATA1. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used. | | | | LAN0_PORT1_LED0 | D44 | SOM-5991 | | | | | | Pin D44 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pin T67 | | | | | | LAN_MDIO1_LED1_0. | | | | | | Device-Connect to PHY circuit. | | | | | | NC if not used. | | | Table 10: 10GB LAN Signal Description | Signal | Pin# | Description | I/O | Notes | |------------------|------|-----------------------------------------------|-----|-------| | LAN0_PORT0_SDP0 | C39 | SOM-5991 | | | | | | Pin C39 through +V1.05 to +V3.3_DUAL level | | | | | | shifter connect to SOC pin G74 LAN_SDP0_0. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used. | | | | LAN0_PORT1_SDP0 | C42 | SOM-5991 | | | | | | Pin C42 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pin F76 LAN_SDP1_0. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used. | | | | DDI3_HPD | C44 | SOM-5991 | | | | LAN0_PORT1_LED1 | | Pin C44 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pin N72 LAN_MDIO_DIR_CTR_0. | | | | | | Device-Connect to PHY circuit. | | | | | | NC if not used. | | | | DDI3_DDC_AUX_SEL | C38 | SOM-5991 | | | | LAN0_PORT0_LED1 | | Pin C38 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pinU69 LAN_MDC0_LED0_1. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used. | | | Table 11: 10GB LAN Signal Description | Signal | Pin# | Description | I/O | Notes | |-----------------|------|-----------------------------------------------|-----|-------| | LAN_KR_RX0_P | C26 | SOM-5991 | | 1 | | LAN_KR_RX0_N | C27 | 10GB LAN channel 0,Recive Intput differential | | | | | | pair. | | | | | | Module has integrated AC Coupling Capacitor | | | | | | N/C if not used.N/C if not used. | | | | LAN_KR_RX1_P | C29 | SOM-5991 | | 1 | | LAN_KR_RX1_N | C30 | 10GB LAN channel 1,Recive Intput differential | | | | | | pair. | | | | | | Module has integrated AC Coupling Capacitor | | | | | | N/C if not used.N/C if not used. | | | | LAN_MDC | C15 | SOM-5991 | | 1 | | LAM_MDIO | C16 | Pin C15 & C16 through MUX circuit select | | | | | | MDIO0/MDC0 or MDIO1/MDC1; and through | | | | | | +V1.05 to +V3.3 level shifter connect to SOC. | | | | | | Device-Connect to PHY circuit. | | | | | | N/C if not used.N/C if not used. | | | | LAN0_PORT0_LED0 | D38 | SOM-5991 | | 1 | | | | Pin D38 through +V1.05 to +V3.3 level shifter | | | | | | connect to SOC pinW69 LAN_MDIO0_LED0_0. | | | | | | Device-Connect to PHY circuit. | | | Note: 1.SOM-5991 only use 10GB LAN function ## 2.5.2 10GB LAN Routing Guidelines ## 2.5.2.1. 10GB LAN KR Guidelines Table 12: 10GB LAN KR Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |----------------------------------|----------------------------------------------------|-------| | Signal Group | 10GB LAN KR | | | Differential Impedance Target | 100Ω±10% | | | Single End | 50Ω±10% | | | Isolation to equivalent pairs | 12H (MS) and 5H(DS) | 1,2 | | Isolation to other signal groups | 15H (MS) and 7H (DS) | 1 | | Tx/Rx Spacing | 15H(MS) and 7H (DS) | 1 | | LA + LB | SOM-5991 Layout Checklist | | | Lc | Carrier Board Length | | | Max length of LA+LB+LC | Slot Card: 28" | | | | Device Down: 28" | | | Length matching | Differential pairs (intra-pair): Max. ±5mls | | | Reference Plane | GND referencing preferred | | | | Min 40-mil trace edge-to-major plane edge spacing | | | | GND stitching vias required next to signal vias if | | | | transitioning layers between GND layers | | | | Power referencing acceptable if stitching caps are | | | | used | | | Carrier Board Via Usage | Max. 2 vias per TX trace, Max. 3 vias per RX trace | | | AC coupling | The AC coupling capacitors for the TX lines are | 3 | | | incorporated on the COM Express Module. The AC | | | | coupling capacitors for RX signal lines have to be | | | | implemented on the customer COM Express Carrier | | | | Board. Capacitor type: X7R, 100nF ±10%, 16V, shape | | | | 0402. | | - 1.H is height above reference plane. - 2. Equivalent pairs are TX to TX or RX to RX(Noninterleaved) - 3.AC caps are recommended to be placed close to KR device side (avoid placing AC cpas on mid-bus). ## 2.5.2.2. 10GB LAN Sideban Guidelines Table 13: 10GB LAN Sideban Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------------------|-------| | Signal Group | SDP/ MDIO& MDC/LED | | | Single End | 50Ω ±10% | | | Nominal Trace Space within CRT | Min10mils | | | DAC Signal Group | | | | Spacing to Other Signal Group | Min10mils | | | LA | Please reference SOM-5991 Layout check list | | | LB | Carrier Board Length | | | Max length of LA+LB | 8" | | | Length matching | 1. Match the trace lengths within MDIO & MDC to ±250 | | | | mils. | | | Reference Plane | GND referencing preferred. | | | | Min 20-mil trace edge-to-major plane edge spacing. | | ## 2.6. LAN Interface All COM Express Modules provide at least one LAN port. The 8-wire 10/100/1000BASE-T Gigabit Ethernet interface compliant to the IEEE 802.3-2005 specification is the preferred interface for this port, with the COM Express Module PHY responsible for implementing auto-negotiation of 10/100BASE-TX vs 10/100/1000BASE-T operation. The carrier may also support a 4-wire 10/100BASE-TX interface from the COM Express Module on an exception basis. Check with your vendor for 10/100 only implementations. ## 2.6.1. LAN Signal Definitions The LAN interface of the COM Express Module consists of 4 pairs of low voltage differential pair signals designated from 'GBE0\_MDI0'(+ and -) to 'GBE0\_MDI3'(+ and -) plus additional control signals for link activity indicators. These signals can be used to connect to a 10/100/1000BASE-T RJ45 connector with integrated or external isolation magnetics on the Carrier Board. The corresponding LAN differential pair and control signals can be found on rows A and B Carrier Board. The corresponding LAN differential pair and control signals can be found on rows A and B of the Module's connector. Table 14: LAN Interface Signal Descriptions | Signal | Pin# | Description | I/O | Note | |------------|------|---------------------------------------------------|---------|------| | GBE0_MDI0+ | A13 | Media Dependent Interface (MDI) differential pair | I/O GBE | | | GBE0_MDI0- | A12 | 0. The MDI can operate in 1000, 100, and | | | | | | 10Mbit/sec modes. | | | | | | Module has integrated termination. | | | | | | Carrier Board: | | | | | | Connect to Magnetics Module MDI0+/- | | | | | | N/C if not used. | | | | GBE0_MDI1+ | A10 | Media Dependent Interface (MDI) differential pair | I/O GBE | | | GBE0_MDI1- | A9 | 1. The MDI can operate in 1000, 100, and | | | | | | 10Mbit/sec modes. | | | | | | Module has integrated termination. | | | | | | Carrier Board: | | | | | | Connect to Magnetics Module MDI0+/- | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |----------------|------|-------------------------------------------------------|-----------|------| | GBE0_MDI2+ | A7 | Media Dependent Interface (MDI) differential pair | I/O GBE | | | GBE0_MDI02 | A6 | 2. The MDI can operate in 1000, 100, and | | | | | | 10Mbit/sec modes. | | | | | | Module has integrated termination. | | | | | | Carrier Board: | | | | | | Connect to Magnetics Module MDI2+/- | | | | | | N/C if not used. | | | | GBE0_MDI3+ | А3 | Media Dependent Interface (MDI) differential pair | I/O GBE | | | GBE0_MDI3- | A2 | 3. The MDI can operate in 1000, 100, and | | | | | | 10Mbit/sec modes. | | | | | | Module has integrated termination. | | | | | | Carrier Board: | | | | | | Connect to Magnetics Module MDI3+/- | | | | | | N/C if not used | | | | GBE0_CTREF | A14 | Reference voltage for Carrier Board Ethernet | REF | | | | | channel 0 magnetics center tap. | | | | | | Carrier Board: | | | | | | 0.1uF to ground. | | | | | | N/C if not used. | | | | GBE0_LINK# | A8 | Ethernet controller 0 link indicator, active low. | O 3.3V | | | | | | Suspend / | | | | | | 3.3V | | | | | | OD CMOS | | | GBE0_LINK100# | A4 | Ethernet controller 0 100Mbit/sec link indicator, | O 3.3V | | | | | active low. | Suspend / | | | | | | 3.3V | | | | | | OD CMOS | | | GBE0_LINK1000# | A5 | Ethernet controller 0 1000Mbit/sec link indicator, | O 3.3V | | | | | active low. | Suspend / | | | | | | 3.3V | | | | | | OD CMO | | | GBE0_ACT# | B2 | Ethernet controller 0 activity indicator, active low. | O 3.3V | | | | | | Suspend / | | | | | | 3.3V | | | | | | OD CMO | | ## 2.6.2. LAN Routing Guidelines 10/100/1000 Ethernet Insertion Loss Budget Figure 6: 10/100/1000 Ethernet Insertion Loss Budget COM ExpressTM Ethernet implementations should conform to insertion loss values less than or equal to those shown in the table above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the Gb Ethernet pecification. "Device Down" implementations, in which the Ethernet target device is implemented on the Carrier Board (for instance, an Ethernet switch), may add the insertion loss for the RJ45 Ethernet jack and integrated magnetics to the Carrier Board budget. This insertion loss value is typically 1 dB. The Carrier Board insertion loss budget then becomes LC + 1 dB, or 1.15 dB. Table 15: 10/100/1000 Ethernet Insertion Loss Budget, 100 MHz | Segment | Loss (dB) | Notes | |----------------|-----------|--------------------------------------------------------------------| | L <sub>A</sub> | 0.08 | Up to 3 inches of module trace @ 0.28 dB / GHz / inch | | L <sub>B</sub> | 0.02 | COM Express <sup>™</sup> connector at 100 MHz measured value | | L <sub>C</sub> | 0.15 | Up to 5 inches of Carrier Board trace @ 0.28 dB / GHz / inch | | L <sub>D</sub> | 24.00 | Cable and cable connectors, integrated magnetics, per source spec. | | Total | 24.25 | | # 2.6.3. LAN Trace Length Guidelines Figure 7: Topology for Ethernet Jack Table 16: Ethernet Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |------------------------------------|-------------------------------------------------------|-------| | Signal Group | GBE0_MDIx+, GBE0_MDIx- | | | Differential Impedance Target | 100 Ω ±10% | | | Single End | 55Ω ±10% | | | Spacing between RX and TX | Min. 50mils | | | pairs (inter-pair) (s) | | | | Spacing between differential pairs | Min. 300mils | | | and high-speed periodic signals | | | | Spacing between differential pairs | Min. 100mils | | | and low-speed non periodic | | | | signals | | | | Spacing between digital ground | Min. 60mils | | | and analog ground plane | | | | (between the magnetics Module | | | | and RJ45 connector) | | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length; | | | Max length of LA+LB | COM Express Module to the magnetics Module - 5.0 | | | | inches. | | | | Magnetics Module to RJ45 connector - Max. 1.0 inches. | | | Length matching | Differential pairs (intra-pair): Max. ±2.5 mils | | | Reference Plane | GND referencing preferred | | | Spacing from edge of plane | Min. 40mils | | | Carrier Board Via Usage | Max. 2 vias. | | #### 2.6.4. Reference Ground Isolation and Coupling The Carrier Board should maintain a well-designed analog ground plane around the components on the primary side of the transformer between the transformer and the RJ-45 receptacle. The analog ground plane is bonded to the shield of the external cable through the RJ-45 connector housing. The analog ground plane should be coupled to the carrier's digital logic ground plane using a capacitive coupling circuit that meets the ground plane isolation requirements defined in the 802.3-2005 specification. It is recommended that the Carrier Board PCB design maintain a minimum 30 mil gap between the digital logic ground plane and the analog ground plane. It's recommended to place an optional GND to SHIELDGND connection near the RJ-45 connector to improve EMI and ESD capabilities. ### 2.7. USB2.0 Ports A COM Express Module must support a minimum of 4 USB Ports and can support up to 8 USB Ports. All of the USB Ports must be USB2.0 compliant. There are 4 over-current signals shared by the 8 USB Ports. A Carrier must current limit the USB power source to minimize disruption of the Carrier in the event that a short or over-current condition exists on one of the USB Ports. A Module must fill the USB Ports starting at Port 0. The USB SuperSpeed ports 0, 1, 2 and 3, if used, are to be paired with USB 2.0 ports 0, 1, 2 and 3 in the same order. The USB SuperSpeed ports use the same over current signaling mechanism as the USB 2.0 ports, but USB 3.0 allows up to 1A current per port instead of 500mA allowed in USB 2.0. Although USB 2.0 signals use differential signaling, the USB specification also encodes single ended state information in the differential pair, making EMI filtering somewhat challenging. Ports that are internal to the Carrier do not need EMI filters. A USB Port can be powered from the Carrier Main Power or from the Carrier Suspend Power. Main Power is used for USB devices that are accessed when the system is powered on. Suspend Power (VCC\_5V\_SBY) is used for devices that need to be powered when the Module is in Sleep-State S5. This would typically be for USB devices that support Wake-on-USB. The amount of current available on VCC\_5V\_SBY is limited so it should be used sparingly. ## 2.7.1. USB2.0 Signal Definitions Table 17: USB Signal Descriptions | Signal | Pin# | Description | I/O | Note | |--------|------|---------------------------------------------------|---------|------| | USB0+ | A46 | USB Port 0, data + or D+ | I/O USB | | | USB0- | A45 | USB Port 0, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect 90Ω @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB1+ | B46 | USB Port 1, data + or D+ | I/O USB | | | USB1- | B45 | USB Port 1, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect 90Ω @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |--------|------|--------------------------------------------------------|---------|------| | USB2+ | A43 | USB Port 2, data + or D+ | I/O USB | | | USB2- | A42 | USB Port 2, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect $90\Omega$ @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB3+ | B43 | USB Port 3, data + or D+ | I/O USB | | | USB3- | B42 | USB Port 3, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect $90\Omega$ @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB4+ | A40 | USB Port 4, data + or D+ | I/O USB | 1 | | USB4- | A39 | USB Port 4, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect 90Ω @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB5+ | B40 | USB Port 5, data + or D+ | I/O USB | 1 | | USB5- | B39 | USB Port 5, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect 90Ω @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB6+ | A37 | USB Port 6, data + or D+ | I/O USB | 1 | | USB6- | A36 | USB Port 6, data + or D- | | | | | | Carrier board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect 90Ω @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |----------|------|---------------------------------------------------------|---------|------| | USB7+ | B37 | USB Port 7, data + or D+ | I/O USB | 1 | | USB7- | B36 | USB Port 7, data + or D- | | | | | | Carrier Board: | | | | | | Device - Connect to D+/- | | | | | | Conn Connect $90\Omega$ @100MHz Common Choke in series | | | | | | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D- | | | | | | N/C if not used | | | | USB_0_1_ | B44 | USB over-current sense, USB ports 0 and 1. | I 3.3V | | | OC# | | Carrier Board: | CMOS | | | | | Connect to Overcurrent of Power Distribution Switch and | | | | | | Bypass 0.1uF to GND | | | | | | N/C if not used | | | | USB_2_3_ | A44 | USB over-current sense, USB ports 2 and 3. | I 3.3V | | | OC# | | Carrier Board: | CMOS | | | | | Connect to Overcurrent of Power Distribution Switch and | | | | | | Bypass 0.1uF to GND | | | | | | N/C if not used | | | | USB_4_5_ | B38 | USB over-current sense, USB ports 4 and 5. | I 3.3V | | | OC# | | Carrier Board: | CMOS | | | | | Connect to Overcurrent of Power Distribution Switch and | | | | | | Bypass 0.1uF to GND | | | | | | N/C if not used | | | | USB_6_7_ | A38 | USB over-current sense, USB ports 6 and 7. | I 3.3V | | | OC# | | Carrier Board: | CMOS | | | | | Connect to Overcurrent of Power Distribution Switch and | | | | | | Bypass 0.1uF to GND | | | | | | N/C if not used | | | Notes: 1.SOM-5991 only support USB0 ~USB3 total 4 port. ## 2.7.1.1. USB Over-Current Protection (USB\_x\_y\_OC#) The USB Specification describes power distribution over the USB port, which supplies power for USB devices that are directly connected to the Carrier Board. Therefore, the host must implement over-current protection on the ports for safety reasons. Should the aggregate current drawn by the downstream ports exceed a permitted value, the over-current protection circuit removes power from all affected downstream ports. The over-current limiting mechanism must be resettable without user mechanical intervention. For more detailed information about this subject, refer to the 'Universal Serial Bus Specifications Revision 2.0', which can be found on the website http://www.usb.org. Over-current protection for USB ports can be implemented by using power distribution switches on the Carrier Board that monitor the USB port power lines. Power distribution switches usually have a soft-start circuitry that minimizes inrush current in applications where highly capacitive loads are employed. Transient faults are internally filtered. Additionally, they offer a fault status output that is asserted during over-current and thermal shutdown conditions. These outputs should be connected to the corresponding COM Express Modules USB over-current sense signals. Fault status signaling is an option at the USB specification. If you don't need the popup message in your OS you may leave the signals USB\_0\_1\_OC#, USB\_2\_3\_OC#, USB\_4\_5\_OC# and USB\_6\_7\_OC# unconnected. Simple resettable PolySwitch devices are capable of fulfilling the requirements of USB overcurrent protection and therefore can be used as a replacement for power distribution switches. Fault status signals are connected by a pullup resistor to VCC\_3V3\_SBY on COM Express Module. Please check your tolerance on a USB port with VCC\_5V supply. #### 2.7.1.2. Powering USB devices during S5 The power distribution switches and the ESD protection shown in the schematics can be powered from Main Power or Suspend Power (VCC\_5V\_SBY). Ports powered by Suspend Power are powered during the S3 and S5 system states. This provides the ability for the COM Express Module to generate system wake-up events over the USB interface. ## 2.7.2. USB2.0 Routing Guidelines ## **USB Insertion Loss Budget** Figure 8: USB Insertion Loss Budget COM ExpressTM USB implementations should conform to insertion loss values less than or equal to those shown in the table above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the USB specification. "Device Down" implementations, in which the USB target device is implemented on the Carrier Board, may add the ferrite and USB connector insertion loss values to the Carrier Board budget. The Carrier Board insertion loss budget then becomes LC + LD, or 2.68 dB. Table 18: USB Insertion Loss Budget, 400 MHz | Segment | Loss (dB) | Notes | |----------------|-----------|----------------------------------------------------------------| | L <sub>A</sub> | 0.67 | Up to 6 inches of module trace @ 0.28 dB / GHz / inch | | $L_B$ | 0.05 | COM ExpressTM connector at 400 MHz measured value | | L <sub>C</sub> | 1.68 | Up to 14 inches of Carrier Board trace @ 0.28 dB / GHz / inch | | L <sub>D</sub> | 1.00 | USB connector and ferrite loss | | L <sub>E</sub> | 5.80 | USB cable and far end connector loss, per source specification | | Total | 9.20 | | ## 2.7.2.1. USB 2.0 General Design Considerations and Optimization Use the following general routing and placement guidelines when laying out a new design. These guidelines help minimize signal quality and EMI problems. - Do not route USB 2.0 traces under crystals, oscillators, clock synthesizers, magnetic devices or ICs that use and/or duplicate clocks. - Separate signal traces into similar categories, and route similar signal traces together (such as routing differential-pairs together). - Keep USB 2.0 signals clear of the core logic set. High current transients are produced during internal state transitions and can be very difficult to filter out. - Follow the 20 x h rule by keeping traces at least [20 x (height above the plane)] mils away from the edge of the plane (VCC or GND). For an example stackup, the height above the plane is 4.5 mils (0.114 mm). This calculates to a 90-mil (2.286-mm) spacing requirement from the edge of the plane. This helps prevent the coupling of the signal onto adjacent wires and also helps prevent free radiation of the signal from the edge of the PCB. - Avoid stubs on high-speed USB signals because stubs cause signal reflections and affect signal quality. If a stub is unavoidable in the design, the total of all the stubs on a particular line should not be greater than 200 mils (5.08 mm). ## 2.7.2.2. USB 2.0 Port Power Delivery The following is a suggested topology for power distribution of VBUS to USB ports. These circuits provide two types of protection during dynamic attach and detach situations on the bus: inrush current limiting (droop) and dynamic detach flyback protection. These two types require both bulk capacitance (droop) and filtering capacitance (for dynamic detach flyback voltage filtering). **Intel** recommends the following: - Minimize the inductance and resistance between the coupling capacitors and the USB ports. - Place capacitors as close as possible to the port and the power-carrying traces should be as wide as possible, preferably, a plane. - Make the power-carrying traces wide enough that the system fuse blows on an over current event. If the system fuse is rated at 1 A, then the power-carrying traces should be wide enough to carry at least 1.5 A. Figure 9: USB 2.0 Good Downstream Power Connection #### 2.7.2.3. USB 2.0 Common Mode Chokes Testing has shown that common mode chokes can provide required noise attenuation. A design should include a common mode choke footprint to provide a stuffing option in the event the choke is needed to pass EMI testing. Below figure shows the schematic of a typical common mode choke and ESD suppression components. Place the choke as close as possible to the USB connector signal pins. Figure 10: USB 2.0 A Common Mode Choke Common mode chokes distort full-speed and high-speed signal quality. As the common mode impedance increases the distortion increases, therefore test the effects of the common mode choke on full speed and high-speed signal quality. Common mode chokes with a target impedance of 80 $\Omega$ to 90 $\Omega$ , at 100 MHz, generally provide adequate noise attenuation. Finding a common mode choke that meets the designer's needs is a two-step process: - 1. Choose a part with the impedance value that provides the required noise attenuation. This is a function of the electrical and mechanical characteristics of the part chosen and the frequency and strength of the noise present on the USB traces that should be suppressed. - 2. After obtaining a part that gives passing EMI results, the second step is to test the effect this part has on signal quality. Higher impedance common mode chokes generally have a greater damaging effect on signal quality, so care must be used when increasing the impedance without doing thorough testing. Thorough testing means that the signal quality must be checked for low-speed, full-speed, and highspeed USB operation. Further common mode choke information can be found on the high-speed USB Platform Design Guides available at www.usb.org. #### 2.7.2.4. EMI / ESD Protection To improve the EMI behavior of the USB interface, a design should include common mode chokes, which have to be placed as close as possible to the USB connector signal pins. Common mode chokes can provide required noise attenuation but they also distort the signal quality of full-speed and high-speed signaling. Therefore, common mode chokes should be chosen carefully to meet the requirements of the EMI noise filtering while retaining the integrity of the USB signals on the Carrier Board design. To protect the USB host interface of the Module from over-voltage caused by electrostatic discharge (ESD) and electrical fast transients (EFT), low capacitance steering diodes and transient voltage suppression diodes have to be implemented on the Carrier Board design. In the USB reference schematics Figure 29 above, this is implemented by using 'SR05 RailClampR' surge rated diode arrays from Semtech (http://semtech.com). ## 2.7.3. USB2.0 Trace Length Guidelines Figure 11: Topology for USB2.0 Table 19: USB2.0 Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|-----------------------------------------------|-------| | Signal Group | USB[7:0]+, USB[7:0]- | | | Differential Impedance Target | 85 Ω ±10% | | | Single End | 55Ω ±10% | | | Spacing between pairs-to-pairs | 7H (MS) and 5H (DS) | 1 | | (inter-pair) (s) | | | | Spacing between differential | Min. 50 mils | | | pairs and high-speed periodic | | | | signals | | | | Spacing between differential | 7H (MS) and 5H (DS) | 1 | | pairs and low-speed non | | | | periodic signals | | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | 16" | | | Length matching | Differential pairs (intra-pair): Max. ±2 mils | | | Reference Plane | GND referencing preferred | | | Spacing from edge of plane | Min. 40mils | | | Carrier Board Via Usage | Try to minimize number of vias | | #### Notes: 1. H is height above reference plane. ## 2.8. USB3.0 USB 3.0 is the third major revision of the Universal Serial Bus (USB) standard for computer connectivity. It adds a new transfer speed called SuperSpeed (SS) to the already existing LowSpeed (LS), FullSpeed (FS) and HighSpeed (HS). USB 3.0 leverages the existing USB 2.0 infrastructure by adding two additional data pair lines to allow a transmission speed up to 5 Gbit/s, which is 10 times faster than USB 2.0 with 480 Mbit/s. The additional data lines are unidirectional instead of the bidirectional USB 2.0 data lines. USB 3.0 is fully backward compatible to USB 2.0. USB 3.0 connectors are different from USB 2.0 connectors. The USB 3.0 connector is a super set of a USB 2.0 connector, with 4 additional pins that are invisible to USB 2.0 connectors. A USB 2.0 Type A plug may be used in a USB 3.0 Type A receptacle, but the USB 3.0 SuperSpeed functions will not be available. ## 2.8.1. USB3.0 Signal Definitions Table 20: USB3.0 Signal Definitions | Signal | Pin# | Description | I/O | Note | |------------|------|------------------------------------------------------|--------|------| | USB_SSTX0+ | D4 | USB Port 0, SuperSpeed TX + | O PCIE | | | USB_SSTX0- | D3 | USB Port 0, SuperSpeed TX – | | | | | | Module has integrated AC Coupling Capacitors | | | | | | Carrier Board: | | | | | | Device - Connect to StdA_SSRX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 9 | | | | | | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | USB_SSTX1+ | D7 | USB Port 1, SuperSpeed TX + | O PCIE | | | USB_SSTX1- | D6 | USB Port 1, SuperSpeed TX – | | | | | | Module has integrated AC Coupling Capacitors | | | | | | Carrier Board: | | | | | | Device - Connect to StdA_SSRX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 9 | | | | | | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |------------|------|------------------------------------------------------|--------|------| | USB_SSTX2+ | D10 | USB Port 2, SuperSpeed TX + | O PCIE | | | USB_SSTX2- | D9 | USB Port 2, SuperSpeed TX – | | | | | | Module has integrated AC Coupling Capacitors | | | | | | Carrier Board: | | | | | | Device - Connect to StdA_SSRX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 9 | | | | | | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | USB_SSTX3+ | D13 | USB Port 3, SuperSpeed TX + | O PCIE | | | USB_SSTX3- | D12 | USB Port 3, SuperSpeed TX – | | | | | | Module has integrated AC Coupling Capacitors | | | | | | Carrier Board: | | | | | | Device - Connect to StdA_SSRX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 9 | | | | | | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | USB_SSRX0+ | C4 | USB Port 0, SuperSpeed RX + | I PCIE | | | USB_SSRX0- | C3 | USB Port 0, SuperSpeed RX – | | | | | | Carrier Board: | | | | | | Device - Connect AC Coupling Capacitors 100nF | | | | | | near COME to StdA_SSTX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 6 | | | | | | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |------------|------|------------------------------------------------------|--------|------| | USB_SSRX1+ | C7 | USB Port 1, SuperSpeed RX + | I PCIE | | | USB_SSRX1- | C6 | USB Port 1, SuperSpeed RX – | | | | | | Carrier Board: | | | | | | Device - Connect AC Coupling Capacitors 100nF | | | | | | near COME to StdA_SSTX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 6 | | | | | | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | USB_SSRX2+ | C10 | USB Port 2, SuperSpeed RX + | I PCIE | | | USB_SSRX2- | C9 | USB Port 2, SuperSpeed RX – | | | | | | Carrier Board: | | | | | | Device - Connect AC Coupling Capacitors 100nF | | | | | | near COME to StdA_SSTX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 6 | | | | | | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | | USB_SSRX3+ | C13 | USB Port 3, SuperSpeed RX + | I PCIE | | | USB_SSRX3- | C12 | USB Port 3, SuperSpeed RX – | | | | | | Carrier Board: | | | | | | Device - Connect AC Coupling Capacitors 100nF | | | | | | near COME to StdA_SSTX+/- | | | | | | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 | | | | | | Common Mode Choke(NL) combined in series and | | | | | | USB3.0 ESD suppressors to GND to Pin 6 | | | | | | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC | | | | | | depends on EMI and signal integrity performance. | | | | | | N/C if not used | | | #### 2.8.1.1. USB Over-Current Protection (USB\_x\_y\_OC#) The USB Specification describes power distribution over the USB port, which supplies power for USB devices that are directly connected to the Carrier Board. Therefore, the host must implement over-current protection on the ports for safety reasons. Should the aggregate current drawn by the downstream ports exceed a permitted value, the over-current protection circuit removes power from all affected downstream ports. The over-current limiting mechanism must be resettable without user mechanical intervention. For more detailed information about this subject, refer to the 'Universal Serial Bus Specifications Revision 2.0', which can be found on the website http://www.usb.org. Over-current protection for USB ports can be implemented by using power distribution switches on the Carrier Board that monitor the USB port power lines. Power distribution switches usually have a soft-start circuitry that minimizes inrush current in applications where highly capacitive loads are employed. Transient faults are internally filtered. Additionally, they offer a fault status output that is asserted during over-current and thermal shutdown conditions. These outputs should be connected to the corresponding COM Express Modules USB over-current sense signals. Fault status signaling is an option at the USB specification. If you don't need the popup message in your OS you may leave the signals USB\_0\_1\_OC#, USB\_2\_3\_OC#, USB\_4\_5\_OC# and USB\_6\_7\_OC# unconnected. Fault status signals are connected by a pullup resistor to VCC\_3V3\_SBY on COM Express Module. Please check your tolerance on a USB port with VCC\_5V supply. USB 2.0 port's VCC current limit should be set to 500mA. For USB 3.0 implementations, the VCC current limit is raised to 1A. A different, USB 3.0 compatible, power switch is used. #### 2.8.1.2. EMI / ESD Protection To improve the EMI behavior of the USB interface, a design should include common mode chokes, which have to be placed as close as possible to the USB connector signal pins. Common mode chokes can provide required noise attenuation but they also distort the signal quality of FullSpeed, HighSpeed and SuperSpeed signaling. Therefore, common mode chokes should be chosen carefully to meet the requirements of the EMI noise filtering while retaining the integrity of the USB signals on the Carrier Board design. To protect the USB host interface of the Module from over-voltage caused by electrostatic discharge (ESD) and electrical fast transients (EFT), low capacitance steering diodes and transient voltage suppression diodes have to be implemented on the Carrier Board design. ## 2.8.2. USB3.0 Routing Guidelines #### **USB3.0 Insertion Loss Budget** Figure 12: USB3.0 Insertion Loss Budget Table 21: USB3.0 Insertion Loss Budget | Segment | Loss (dB) | Notes | |----------------|-----------|------------------------------------------------------------------| | L <sub>A</sub> | 1.94 | Up to 3 inches of Module trace @ 2.5 GHz | | L <sub>B</sub> | 1.20 | COM Express connector at 2.5 GHz | | , | 2.04 | Up to 5 inches of Carrier Board trace @ 2.5 GHz with Common-Mode | | L <sub>C</sub> | 3.64 | Component | | Total | 6.78 | | COM ExpressTM USB implementations should conform to insertion loss values less than or equal to those shown in the table above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the USB specification. "Device Down" implementations, in which the USB target device is implemented on the Carrier Board, may add the ferrite and USB connector insertion loss values to the Carrier Board budget. The Carrier Board insertion loss budget then becomes LC + LD, or 2.68 dB. # 2.8.3. USB3.0 Trace Length Guidelines Figure 13: Topology for USB3.0 Table 22: USB3.0 Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|-----------------------------------------------|-------| | Signal Group | USB3.0 | | | Differential Impedance Target | 85Ω ±10% | | | Single End | 55Ω ±10% | | | Spacing between pairs-to-pairs | 9H (MS) and 5H (DS) | 1,2 | | (inter-pair) (s) | | | | Spacing between differential | 11H (MS) and 7H (DS) | 1 | | pairs and high-speed periodic | | | | signals | | | | Spacing between differential | 11H (MS) and 7H (DS) | 1 | | pairs and low-speed non | | | | periodic signals | | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | 10" | | | Length matching | Differential pairs (intra-pair): Max. ±2 mils | | | Reference Plane | GND referencing preferred | | | Spacing from edge of plane | Min. 40mils | | | Carrier Board Via Usage | Max. 3 vias per differential signal trace | | - 1.H is height above reference plane. - 2. Spacing pairs to pairs are TX to TX or RX to RX(Noninterleaved) #### 2.9. SATA Support for up to four SATA ports is defined on the COM Express A-B connector. Support for a minimum of two ports is required for all Module Types. The COM Express Specification allows for both SATA-150 and SATA-300 implementations. Constraints for SATA-300 implementations are more severe than those for SATA-150. The COM Express Specification addresses both in the section on insertion losses. SATA devices can be internal to the system or external. The eSATA specification defines the connector used for external SATA devices. The eSATA interface must be designed to prevent damage from ESD, comply with EMI limits, and withstand more insertion/removals cycles than standard SATA. A specific eSATA connector was designed to meet these needs. The Esata connector does not have the "L" shaped key, and because of this, SATA and eSATA cables cannot be interchanged. ## 2.9.1. SATA Signal Definitions Table 23: SATA Signal Definitions | Signal | Pin# | Description | I/O | Note | |-----------|------|----------------------------------------------------------|--------|------| | SATA0_RX+ | A19 | Serial ATA channel 0, Receive input differential pair. | I SATA | | | SATA0_RX- | A20 | Module has integrated AC Coupling capacitor | | | | | | Carrier Board: | | | | | | Connect to SATA0 Conn pin 6 RX+ | | | | | | Connect to SATA0 Conn pin 5 RX- | | | | | | N/C if not used. | | | | SATA0_TX+ | A16 | Serial ATA channel 0, Transmit output differential pair. | O SATA | | | SATA0_TX- | A17 | Module has integrated AC Coupling capacito | | | | | | Carrier Board: | | | | | | Connect to SATA0 Conn pin 2 TX+ | | | | | | Connect to SATA0 Conn pin 3 TX- | | | | | | N/C if not used. | | | | SATA1_RX+ | B19 | Serial ATA channel 1, Receive input differential pair. | ISATA | | | SATA1_RX- | B20 | Module has integrated AC Coupling capacitor | | | | | | Carrier Board: | | | | | | Connect to SATA1 Conn pin 6 RX+ | | | | | | Connect to SATA1 Conn pin 5 RX- | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|-------------------------------------------------------------------|--------|-------| | SATA1_TX+ | B16 | Serial ATA channel 1, Transmit output differential pair. | O SATA | | | SATA1_TX- | B17 | Module has integrated AC Coupling capacito | | | | | | Carrier Board: | | | | | | Connect to SATA1 Conn pin 2 TX+ | | | | | | Connect to SATA1 Conn pin 3 TX- | | | | | | N/C if not used. | | | | SATA2_RX+ | A25 | Serial ATA channel 2, Receive input differential pair. | ISATA | | | SATA2_RX- | A26 | Module has integrated AC Coupling capacitor | | | | | | Carrier Board: | | | | | | Connect to SATA2 Conn pin 6 RX+ | | | | | | Connect to SATA2 Conn pin 5 RX- | | | | | | N/C if not used. | | | | SATA2_TX+ | A22 | Serial ATA channel 2, Transmit output differential pair. | O SATA | | | SATA2_TX- | A23 | Module has integrated AC Coupling capacito | | | | | | Carrier Board: | | | | | | Connect to SATA2 Conn pin 2 TX+ | | | | | | Connect to SATA2 Conn pin 3 TX- | | | | | | N/C if not used. | | | | SATA3_RX+ | B25 | Serial ATA channel 3, Receive input differential pair. | ISATA | | | SATA3_RX- | B26 | Module has integrated AC Coupling capacitor | | | | | | Carrier Board: | | | | | | Connect to SATA3 Conn pin 6 RX+ | | | | | | Connect to SATA3 Conn pin 5 RX- | | | | | | N/C if not used. | | | | SATA3_TX+ | B22 | Serial ATA channel 3, Transmit output differential pair. | O SATA | | | SATA3_TX- | B23 | Module has integrated AC Coupling capacitor | | | | | | Carrier Board: | | | | | | Connect to SATA3 Conn pin 2 TX+ | | | | | | Connect to SATA3 Conn pin 3 TX- | | | | | | N/C if not used. | | | | SATA_ACT# | A28 | Serial ATA activity LED. Open collector output pin driven | O 3.3V | Able | | | | during SATA command activity. | CMOS | to | | | | Module has integrated PU resistor | ос | drive | | | | Carrier Board: | | 10 | | | | Connect to LED and current limiting resistors 250 to 330 $\Omega$ | | mA | | | | to 3.3V | | | | | | N/C if not used. | | | ## 2.9.2. SATA Routing Guidelines #### SATA Insertion Loss Budget Figure 14: SATA Insertion Loss Budge The Serial ATA source specification provides insertion loss figures only for the SATA cable. There are several cable types defined with insertion losses ranging from 6 dB up to 16 dB. Cross talk losses are separate from material losses in the SATA specification. The COM ExpressTM SATA Insertion loss budgets presented below represent the material losses and do not include cross talk losses. The COM ExpressTM SATA Insertion loss budgets are a guideline: module and Carrier Board vendors should not exceed the values shown in the tables below. Table 24: SATA Insertion Loss Budge SATA Gen 1 Insertion Loss Budget, 1.5 GHz | Segment | Loss (dB) | Notes | | |----------------|-----------|----------------------------------------------------------------|--| | LA | 1.26 | Up to 3.0 inches of module trace @ 0.28 dB / GHz / inch | | | Coupling Caps | 0.40 | | | | L <sub>B</sub> | 0.25 | 5 COM Express™ connector at 1.5 GHz measured value | | | Lc | 3.07 | Up to 7.2 inches of Carrier Board trace @ 0.28 dB / GHz / inch | | | L <sub>D</sub> | 6.00 | O Source specification cable and cable connector allowance | | | Total | 10.98 | | | #### SATA Gen 2 Insertion Loss Budget, 3.0 GHz | Segment | Loss (dB) | Notes | | |----------------|-----------|----------------------------------------------------------------|--| | L <sub>A</sub> | 1.68 | Up to 2.0 inches of module trace @ 0.28 dB / GHz / inch | | | Coupling Caps | 0.40 | | | | L <sub>B</sub> | 0.38 | COM Express™ connector at 3.0 GHz measured value | | | Lc | 2.52 | Up to 3.0 inches of Carrier Board trace @ 0.28 dB / GHz / inch | | | L <sub>D</sub> | 6.00 | Source specification cable and cable connector allowance | | | Total | 10.98 | | | ## 2.9.2.1. General SATA Routing Guidelines Use the following general routing and placement guidelines when laying out a new design. - SATA signals must be ground referenced. If changing reference plane is completely unavoidable (that is, ground reference to power reference), proper placement of stitching caps can minimize the adverse effects of EMI and signal quality performance caused by reference plane change. Stitching capacitors are smallvalued capacitors (1 µF or lower in value) that bridge the power and ground planes close to where a high-speed signal changes layers. Stitching caps provide a high frequency current return path between different reference planes. They minimize the impedance discontinuity and current loop area that crossing different reference planes created. The maximum number allowed for SATA to change reference plane is one. - Route all traces over continuous GND planes, with no interruptions. Avoid crossing over anti-etch if at all possible. Any discontinuity or split in the ground plane can cause signal reflections and should be avoided. - Minimize layer changes. If a layer change is necessary, ensure that trace matching for either transmit or receive pair occurs within the same layer. Intel recommends to use SATA vias as seldom as possible. - DO NOT route SATA traces under power connectors, other interface connectors, crystals, oscillators, clock synthesizers, magnetic devices or ICs that use and/or duplicate clocks. - DO NOT place stubs, test points, test vias on the route to minimize reflection. Utilize vias and connector pads as test points instead. - For testability, route the TX and RX pairs for a given port on the same layer and close to each other to help ensure that the pairs share similar signaling characteristics. If the groups of traces are similar, a measure of RX pair layout quality can be approximated by using the results from actively testing the TX pair's signal quality. - Length matching rules are required on SATA differential signals for optimum timing margins, preventing common-mode signals and EMI. Each net within a differential pair should be length matched on a segment-by-segment basis at the point of discontinuity. Total length mismatch must not be more than 20 mils (0.508 mm). Examples of segments might include breakout areas, routes running between two vias, routes between an AC coupling capacitor and a connector pin, etc. The points of discontinuity would be the via, the capacitor pad, or the connector pin. Matching of TX and RX within the same port and between SATA TX and RX pairs from differential ports is not required. When length matching compensation occurs, it should be made as close as possible to the point where the variation occurs. - DO NOT serpentine to match RX and TX traces; there is NO requirement to match RX and TX traces. In addition, DO NOT serpentine to meet minimum length guidelines on RX and TX traces. - Recommend keeping SATA traces 20 mils (0.508 mm) from any vias on the motherboard whenever possible. # 2.9.3. SATA Trace Length Guidelines Figure 15: Topology for SATA Table 25: SATA Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |---------------------------------|------------------------------------------------|-------| | Signal Group | SATA | | | Differential Impedance Target | 85 Ω ±10% | | | Single End | 50~55Ω ±15% | | | Signal length available for the | 3 inches, a redriver may be necessary for GEN3 | | | COM Express Carrier Board | signaling rates | | | Spacing between RX and TX | 9H (MS) and 7H (DS) | 1 | | pairs (inter-pair) (s) | | | | Spacing between differential | 9H (MS) and 7H (DS) | 1 | | pairs and high-speed periodic | | | | signals | | | | Spacing between differential | 9H (MS) and 7H (DS) | 1 | | pairs and low-speed non | | | | periodic signals | | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | Support Gen3: "2~5" | | | Length matching | Differential pairs (intra-pair): Max. ±5 mils | | | Reference Plane | GND referencing preferred | | | Spacing from edge of plane | Min. 40mils | | | Carrier Board Via Usage | A maximum of 2 vias is recommended. | | ## Notes: 1.H is height above reference plane. ## 2.10. LPC Bus - Low Pin Count Interface Since COM Express is designed to be a legacy free standard for embedded Modules, it does not support legacy functionality on the Module, such as PS/2 keyboard/mouse, serial ports, and parallel ports. Instead, it provides an LPC interface that can be used to add peripheral devices to the Carrier Board design. COM Express also provides interface pins necessary for (optional) Carrier Board resident PS keyboard controllers. The Low Pin Count Interface was defined by the Intel® Corporation to facilitate the industry's transition toward legacy free systems. It allows the integration of low-bandwidth legacy I/O components within the system, which are typically provided by a Super I/O controller. Furthermore, it can be used to interface Firmware Hubs, Trusted Platform Module (TPM) devices, general-purpose inputs and outputs, and Embedded Controller solutions. Data transfer on the LPC bus is implemented over a 4 bit serialized data interface, which uses a 33MHz LPC bus clock. It is straightforward to develop PLDs or FPGAs that interface to the LPC bus. For more information about LPC bus, refer to the 'IntelR Low Pin Count Interface Specification Revision 1.1'. ## 2.10.1. LPC Signal Definition Table 26: LPC Interface Signal Definition | Signal | Pin# | Description | I/O | Note | |------------|------|---------------------------------------------|----------|------| | LPC_SERIRQ | A50 | LPC serialized IRQ. | I/O 3.3V | | | | | Carrier Board: | CMOS | | | | | Connect to | | | | | | LPC - SERIRQ | | | | | | N/C if not use | | | | LPC_FRAME# | В3 | LPC frame indicates start of a new cycle or | O 3.3V | | | | | termination of a broken cycle. | CMOS | | | | | Carrier Board: | | | | | | LPC - LFRAME# | | | | | | FWH - Pin 23 LFRAME# | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|--------------------------------------------|----------|-----------------| | LPC_AD0 | B4 | LPC multiplexed command, address and data. | I/O 3.3V | | | LPC_AD1 | B5 | Carrier Board: | CMOS | | | LPC_AD2 | В6 | Connect to | | | | LPC_AD3 | В7 | LPC - LAD0 , LAD1, LAD2, LAD3 | | | | | | FWH - Pin 13 LAD0, Pin 14 LAD1, Pin 15 | | | | | | LAD2, Pin 17 LAD3 | | | | | | N/C if not used | | | | LPC_DRQ0# | В8 | LPC encoded DMA/Bus master request. | I 3.3V | Not all Modules | | LPC_DRQ1# | В9 | Carrier Board: | CMOS | support LPC | | | | Connect to | | DMA. Contact | | | | LPC - LDRQ0#, LDRQ1# | | your vendor for | | | | N/C if not used | | information. | | LPC_CLK | B10 | LPC clock output 33MHz. | O 3.3V | | | | | Carrier Board: | CMOS | | | | | Connect to | | | | | | LPC - LCLK | | | | | | FWH - Pin 31 LCLK | | | | | | N/C if not used | | | #### Note Implementing external LPC devices on the COM Express Carrier Board always requires customization of the COM Express Module's BIOS in order to support basic initialization for those LPC devices. Otherwise the functionality of the LPC devices will not be supported by a Plug&Play or ACPI capable system. ### 2.10.2. LPC Routing Guidelines #### 2.10.2.1 General Signals LPC signals are similar to PCI signals and may be treated similarly. Route the LPC bus as 50 $\,\Omega$ , single-ended signals. The bus may be referenced to ground (preferred), or to a well-bypassed power plane or a combination of the two. Point-to-point (daisy-chain) routing is preferred, although stubs up to 1.5 inches may be acceptable. Length-matching among LPC\_AD[3:0], LPC\_FRAME# are needed ### 2.10.2.2 Bus Clock Routing Route the LPC clock as a single-ended, $50~\Omega$ trace with generous clearance to other traces and to itself. A continuous ground-plane reference is recommended. Routing the clock on a single ground referenced internal layer is preferred to reduce EMI. The LPC clock implementation should follow the routing guidelines for the PCI clock defined in the COM Express specification and the 'PCI Local Bus Specification Revision 2.3'. ### 2.10.3. LPC Trace Length Guidelines Figure 16: Topology for LPC Table 27: LPC Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------|-------| | Signal Group | LPC | | | Single End | 50~55Ω ±10% | | | Nominal Trace Space within LPC | Min. 15mils | | | Signal Group | | | | Spacing to Other Signal Group | Min. 15mils | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | 23" | | | Length matching between single | Max. 250mils | | | ended signals | | | | Length matching between clock | Max. 250mils | | | signals | | | | Reference Plane | GND referencing preferred. | | | Via Usage | Try to minimize number of vias | | Notes: ## 2.11. SPI - Serial Peripheral Interface Bus The SPI interface is defined in this specification to service as an off-module option for BIOS storage. The SPI interface replaces the LPC Firmware Hub interface, which is now considered a legacy interface for firmware storage (LPC does continue to be used for SuperIO connectivity). Many current chipsets only specify SPI for BIOS/Firmware storage usage, so the COM.0 specification is limited to that connectivity use-case to enable maximum compatibility across Modules and silicon platforms. Additional features, such as SPI-based Trusted Platform Module support might be added to a given carrier design, but compatibility is not guaranteed across Modules. #### 2.11.1. SPI Signal Definition Table 28: SPI Interface Signal Definition | Signal | Pin# | Description | I/O | Note | |----------|------|-----------------------------------------------------|--------------|------| | SPI_CS# | B97 | Chip select for Carrier Board SPI - may be | O CMOS - | | | | | sourced from chipset SPI0 or SPI1 | 3.3V Suspend | | | | | Carrier Board: | | | | | | Connect to SPI flash pin 1 Chip Select | | | | | | N/C if not used | | | | SPI_MISO | A92 | Data in to Module from Carrier SPI | I CMOS - | | | | | Carrier Board: | 3.3V Suspend | | | | | Connect 15~33Ω in series to SPI flash pin 2 Serial | | | | | | Output | | | | | | N/C if not used | | | | SPI_MOSI | A95 | Data out from Module to Carrier SPI | O CMOS - | | | | | Carrier Board: | 3.3V Suspend | | | | | Connect 33~47 Ω in series to SPI flash pin 5 Serial | | | | | | Input | | | | | | N/C if not used | | | | SPI_CLK | A94 | Clock from Module to Carrier SPI | O CMOS - | | | | | Carrier Board: | 3.3V Suspend | | | | | Connect 33~47 Ω in series to SPI flash pin 6 Clock | | | | | | N/C if not used | | | | Signal | Pin# | Description | I/O | Note | |------------|------|-------------------------------------------------------|----------|------| | SPI_POWER | A91 | Power supply for Carrier Board SPI - sourced from | O – 3.3V | | | | | Module - nominally 3.3V. The Module shall provide | Suspend | | | | | a minimum of 100mA on SPI_POWER. | | | | | | Carriers shall use less than 100mA of SPI_POWER. | | | | | | SPI_POWER shall only be used to power SPI | | | | | | devices on the Carrier. | | | | | | Carrier Board: | | | | | | Connect to SPI flash pin 8 VDD | | | | | | N/C if not used | | | | BIOS_DIS0# | A34 | Selection strap to determine the BIOS boot device. | I CMOS | | | | | The Carrier should only float these or pull them low, | | | | | | please refer to for strapping options of BIOS disable | | | | | | signals. | | | | | | Carrier Board: | | | | | | 1 - N/C | | | | | | 0 - PD 1K to GND | | | | | | BIOS options are shown in Table "Effect of the BIOS | | | | | | disable signals" | | | | BIOS_DIS1# | B88 | Selection strap to determine the BIOS boot device. | I CMOS | | | | | The Carrier should only float these or pull them low, | | | | | | please refer to Table X: Effect of the BIOS disable | | | | | | signals on page 119 below for strapping options of | | | | | | BIOS disable signals. | | | | | | Carrier Board: | | | | | | 1 - N/C | | | | | | 0 - PD 1K to GND | | | | | | BIOS options are shown in Table "Effect of the BIOS | | | | | | disable signals" | | | The signals with the "SPI\_" prefix names are used to connect directly to the regarding SPI device. SPI\_CS# is the chip select signal and is usually sourced from the Module's chipset SPI0 or SPI1 signal. SPI\_MISO and SPI\_MOSI are the input and output signals and SPI\_CLK offers the clock from the Module to the carrier's device. The SPI\_POWER pin can be used to power the SPI devices and it should use less than 100mA in total. The signal is helpful to simplify the SPI schematic, because the Module's SPI power domain can be either in power state S0 or in S5. BIOS\_DIS[0:1]# signals are used to determine the boot device according to Table X: Effect of the BIOS disable signals below. BIOS\_DIS0# (formerly known as BIOS\_DISABLE# in COM.0 R1.0) is used to disable the on-module BIOS device and enable the LPC firmware hub. For SPI BIOS flash device usage the signal BIOS\_DIS1# should be activated to disable the on-module BIOS device and enable the BIOS flash chip on the carrier. Table 29: Effect of the BIOS disable signals | BIOS_DIS1# | BIOS_DIS0# | Chipset | Chipset | Carrier | SPI | BIOS Entry | Ref | |------------|------------|-------------|-------------|---------|------------|-------------|------| | | | SPI CS1# | SPI CS0# | SPI_CS# | Descriptor | | Line | | | | Destination | Destination | | | | | | 1 | 1 | Module | Module | High | Module | SPI0/SPI1 | 0 | | 1 | 0 | Module | Module | High | Module | Carrier FWH | 1 | | 0 | 1 | Module | Carrier | SPI0 | Carrier | SPI0/SPI1 | 2 | | 0 | 0 | Carrier | Module | SPI1 | Module | SPI0/SPI1 | 3 | ## 2.11.2. SPI Routing Guidelines NA ## 2.11.3. SPI Trace Length Guidelines Figure 17: Topology for LPC Table 30: SPI Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------|-------| | Signal Group | SPI | | | Single End | 50Ω ±10% | | | Nominal Trace Space within SPI | Min. 10mils | | | Signal Group | | | | Spacing to Other Signal Group | Min. 10mils | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | 6.5" | | | SPI CLOCK to MOSI and CLOCK | Max. 500mils | | | to SPI_CS Maximum Pin to Pin | | | | Length Mismatch | | | | Via Usage | Try to minimize number of vias | | Notes: ### 2.12. General Purpose I2C Bus Interface The I2C (Inter-Integrated Circuit) bus is a two-wire serial bus originally defined by Philips. The bus is used for low-speed (up to 400kbps) communication between system ICs. The bus is often used to access small serial EEPROM memories and to set up IC registers. The COM Express Specification defines several I2C interfaces that are brought to the Module connector for use on the Carrier. Some of these interfaces are for very specific functions (VGA, LVDS, and DDIX), one interface is the SMBus used primarily for management and one other interface is a general purpose I2C interface. Since COM.0 Rev. 2.0 this interface should support multi-master operation. This capability will allow a Carrier to read an optional Module EEPROM before powering up the Module. Revision 1.0 of the specification placed the I2C interface on the non-standby power domain. With this connection, the I2C interface can only be used when the Module is powered on. Since the I2C interface is used to connect to an optional Carrier EEPROM and since it is desirable to allow a Module based board controller access to the optional Carrier EEPROM before the Module is powered on, revision 2.0 of this specification changes the power domain of the I2C interface to standby-power allowing access during power down and suspend states. There is a possible leakage issue that can arise when using a R2.0 Module with a R1.0 Carrier that supports I2C devices. The R1.0 Carrier will power any I2C devices from the non-standby power rail. A R2.0 Module will pull-up the I2C clock and data lines to the standby-rail through a 2.2K resistor. The difference in the power domains on the Module and Carrier can provide a leakage path from the standby power rail to the non-standby power rail. Vendor interoperability is given via EAPI – Embedded Application Programming Interface, which allows and easier interoperability of COM Express Modules. #### 2.12.1. Signal Definitions The general purpose I2C Interface is powered from 3.3V suspend rail. The I2C\_DAT is an open collector line with a pull-up resistor located on the Module. The I2C\_CK has a pull-up resistor located on the Module. The Carrier should not contain pull-up resistors on the I2C\_DAT and I2C\_CK signals. Carrier based devices should be powered from 3.3V suspend voltage. The use of main power line for a Carrier I2C device will require a bus isolator to prevent leakage to other I2C devices on 3.3V power. At this time, there is no allocation of I2C addresses between the Module and Carrier. Carrier designers will need to consult with Module providers for address ranges that can be used on the Carrier. Table 31: General Purpose I2C Interface Signal Descriptions | Signal | Pin# | Description | I/O | Pwr Rail | Note | |---------|------|-------------------------------------------------|--------|----------|------| | I2C_CK | B33 | General Purpose I2C Clock output | I/O OD | 3.3V | | | | | Carrier Board: | CMOS | Suspend | | | | | 3.3VSB I2C device - Connect to SCL of I2C | | | | | | | device. | | | | | | | 3.3V I2C device - Connect 3.3V isolation | | | | | | | circuit controlled by COME pin B24 PWR_OK | | | | | | | to SCL of I2C device. | | | | | | | 5VSB I2C device - Connect 5VSB Level | | | | | | | Shifter to SCL of I2C device. | | | | | | | 5V I2C device – Connect an 5V isolation circuit | | | | | | | controlled by COME pin B24 PWR_OK to SCL | | | | | | | of I2C device. | | | | | | | N/C if not used | | | | | I2C_DAT | B34 | General Purpose I2C data I/O line. | I/O OD | 3.3V | | | | | Carrier Board: | CMOS | Suspend | | | | | 3.3VSB I2C device - Connect to SDA of I2C | | | | | | | device. | | | | | | | 3.3V I2C device - Connect 3.3V isolation | | | | | | | circuit controlled by COME pin B24 PWR_OK | | | | | | | to SDA of I2C device | | | | | | | 5VSB I2C device - Connect 5VSB Level | | | | | | | Shifter to SDA of I2C device | | | | | | | 5V I2C device - Connect an 5V isolation circuit | | | | | | | controlled by COME pin B24 PWR_OK to SDA | | | | | | | of I2C device | | | | | | | N/C if not used | | | | # 2.12.2. I2C Routing Guidelines NA ### 2.12.3. I2C Trace Length Guidelines Figure 18: Topology for LPC Table 32: I2C Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------|-------| | Signal Group | I2C | | | Single End | 50Ω ±15% | | | Nominal Trace Space within I2C | Min. 10mils | | | Signal Group | | | | Spacing to Other Signal Group | Min. 10mils | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | " | 1 | | Length Mismatch | NA | | | Via Usage | Try to minimize number of vias | | #### Notes: 1.SOM-5991 I2C no total length requirements. #### 2.12.4. Connectivity Considerations The maximum amount of capacitance allowed on the Carrier General Purpose I2C bus lines (I2C\_DAT, I2C\_CK) is specified by Advantech's Module. The Carrier designer is responsible for ensuring that the maximum amount of capacitance is not exceeded and the rise/fall times of the signals meet the I2C bus specification. As a general guideline, an IC input has 8pF of capacitance, and a PCB trace has 3.8pF per inch of trace length. ### 2.13. System Management Bus (SMBus) The SMBus is primarily used as an interface to manage peripherals such as serial presence detect (SPD) on RAM, thermal sensors, PCI/PCIe devices, smart battery, etc. The devices that can connect to the SMBus can be located on the Module and Carrier. Designers need to take note of several implementation issues to ensure reliable SMBus interface operation. The SMBus is similar to I2C. I2C devices have the potential to lock up the data line while sending information and require a power cycle to clear the fault condition. SMBus devices contain a timeout to monitor for and correct this condition. Designers are urged to use SMBus devices when possible over standard I2C devices. COM Express Modules are required to power SMBus devices from Early Power in order to have control during system states S0-S5. The devices on the Carrier Board using the SMBus are normally powered by the 3.3V main power. To avoid current leakage between the main power of the Carrier Board and the Suspend power of the Module, the SMBus on the Carrier Board must be separated by a bus switch from the SMBus of the Module. However, if the Carrier Board also uses Suspend powered SMBus devices that are designed to operate during system states S3-S5, then these devices must be connected to the Suspend powered side of the SMBus, i. e. between the COM Express Module and the bus switch. Since the SMBus is used by the Module and Carrier, care must be taken to ensure that Carrier based devices do not overlap the address space of Module based devices. Typical Module located SMBus devices and their addresses include memory SPD (serial presence detect 1010 000x, 1010 001x), programmable clock synthesizes (1101 001x), clock buffers (1101 110x), thermal sensors (1001 000x), and management controllers (vendor defined address). Contact Advantech for information on the SMBus addresses used. # 2.13.1. SMB Signal Definitions Table 33: SMB Signal Definitions | SMB_CK B13 System Management Bus bidirectional clock line CmOS Sus Carrier Board: 3.3VSB SMBus device - Connect to SMBCLK of SMBus device. 3.3V SMBus device - Connect 3.3V isolation circuit controlled by COME pin B24 PWR_OK | Rail Note | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Carrier Board: 3.3VSB SMBus device - Connect to SMBCLK of SMBus device. 3.3V SMBus device - Connect 3.3V isolation | ' | | 3.3VSB SMBus device - Connect to SMBCLK of SMBus device. 3.3V SMBus device - Connect 3.3V isolation | pend | | SMBCLK of SMBus device. 3.3V SMBus device - Connect 3.3V isolation | | | 3.3V SMBus device - Connect 3.3V isolation | | | | | | circuit controlled by COMF nin B24 PWR OK | | | | | | to SMBCLK of SMBus device. | | | 5VSB SMBus device - Connect 5V Level | | | Shifter to SMBCLK of SMBus device. | | | 5V SMBus device - Connect 5V isolation | | | circuit controlled by COME pin B24 PWR_OK | | | to SMBCLK of SMBus device | | | N/C if not used. | | | SMB_DAT B14 System Management bidirectional data line. I/O OD 3.3V | ' | | Carrier Board: CMOS Sus | pend | | 3.3VSB SMBus device - Connect to rail | | | SMBDAT of SMBus device. | | | 3.3V SMBus device - Connect 3.3V isolation | | | circuit controlled by COME pin B24 PWR_OK | | | to SMBDAT of SMBus device. | | | 5VSB SMBus device - Connect 5V Level | | | Shifter to SMBDAT of SMBus device. | | | 5V SMBus device - Connect 5V isolation | | | circuit controlled by COME pin B24 PWR_OK | | | to SMBDAT of SMBus device | | | N/C if not used. | | | SMB_ALERT# B15 System Management Bus Alert I 3.3V | ' | | Carrier Board: CMOS Sus | pend | | Connect to SMBALERT# of SMBus device. Rail | | | N/C if not used. | | Note: ### 2.13.2. SMB Routing Guidelines The SMBus should be connected to all or none of the PCIe/PCI devices and slots. A general recommendation is to not connect these devices to the SMBus. The maximum load of SMBus lines is limited to 3 external devices. Please contact Advantech if more devices are required. Do not connect Non-Suspend powered devices to the SMBus unless a bus switch is used to prevent back feeding of voltage from the Suspend rail to other supplies. Contact Advantech for a list of SMBus addresses used on the Module. Do not use the same address for Carrier located devices. #### 2.13.3. SMB Trace Length Guidelines Figure 19: Topology for LPC Table 34: SMB Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------|-------| | Signal Group | SMB | | | Single End | 50Ω ±15% | | | Nominal Trace Space within SPI | Min. 10mils | | | Signal Group | | | | Spacing to Other Signal Group | Min. 10mils | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | 24" | | | Length Mismatch | NA | | | Via Usage | Try to minimize number of vias | | Notes: # 2.14. General Purpose Serial Interface Advantech provides two serial ports on Type 10 and Type 6 COM Express Modules. # 2.14.1. Serial interface Signal Definitions Table 35: Serial interface Signal Definitions | Signal | Pin# | Description | I/O | Note | |---------|------|------------------------------------------------|--------|------| | SER0_TX | A98 | Transmit Line for Serial Port 0 | O CMOS | | | | | Carrier Board: | | | | | | connect to | | | | | | Device - TXD | | | | | | COM DB-9 port - TxIN of Serial Transceiver and | | | | | | TxOUT to DB-9 pin 3 TXD | | | | | | N/C if not used. | | | | SER0_RX | A99 | Receive Line for Serial Port 0 | I CMOS | | | | | Carrier Board: | | | | | | Connect to | | | | | | Device - RXD | | | | | | COM DB-9 port - TxOUT of Serial Transceiver | | | | | | and TxIN to DB-9 pin 2 RXD | | | | | | N/C if not used | | | | SER1_TX | A101 | Transmit Line for Serial Port 1 | O CMOS | | | | | Carrier Board: | | | | | | connect to | | | | | | Device - TXD | | | | | | COM DB-9 port - TxIN of Serial Transceiver and | | | | | | TxOUT to DB-9 pin 3 TXD | | | | | | N/C if not used. | | | | SER1_RX | A102 | Receive Line for Serial Port 1 | I CMOS | | | | | Carrier Board: | | | | | | Connect to | | | | | | Device - RXD | | | | | | COM DB-9 port - TxOUT of Serial Transceiver | | | | | | and TxIN to DB-9 pin 2 RXD | | | | | | N/C if not used | | | Note: # 2.14.2. Serial interface Routing Guidelines NA ## 2.14.3. Serial interface Trace Length Guidelines Figure 20: Topology for Serial interface Table 36: Serial interface Trace Length Guidelines | Parameter | Main Route Guidelines | Notes | |--------------------------------|------------------------------------------|-------| | Signal Group | Serial interface | | | Single End | 50Ω ±15% | | | Nominal Trace Space within SPI | Min. 10mils | | | Signal Group | | | | Spacing to Other Signal Group | Min. 15mils | | | LA | Please see the SOM-5991 Layout Checklist | | | LB | Carrier Board Length | | | Max length of LA+LB | NA | | | Length Mismatch | NA | | | Via Usage | Try to minimize number of vias | | Notes: # 2.15. Miscellaneous Signals # 2.15.1. Miscellaneous Signals Table 37: Miscellaneous Signal Definitions | Signal | Pin# | Description | I/O | Note | |----------------|------|--------------------------------------------------|--------|----------------| | TYPE0# | C54 | The Type pins indicate the COM Express | O 5V | Only Available | | TYPE1# | C57 | pin-out type of the Module. To indicate the | PDS | on T2-T6 | | TYPE2# | D57 | Module's pin-out type, the pins are either not | | | | | | connected or strapped to ground on the | | | | | | Module. | | | | | | The Carrier Board has to implement additional | | | | | | logic, which prevents the system to switch | | | | | | power on, if a Module with an incompatible | | | | | | pin-out type is detected. | | | | TYPE10# | A97 | Indicates to the Carrier Board that a Type 10 | | | | | | Module is installed. Indicates to the Carrier | | | | | | Board, that a Rev 1.0/2.0 Module is installed. | | | | | | TYPE10# | | | | | | NC Pin-out R2.0 | | | | | | PD Pin-out Type 10 pull down to ground with | | | | | | 47k | | | | | | 12V Pin-out R1.0 | | | | SPKR | B32 | Output used to control an external FET or a | 0 | | | | | logic gate to drive an external PC speaker. | 3.3V | | | | | Carrier Board: | CMOS | | | | | Connect to Speaker circuit. | | | | | | N/C if not used | | | | BIOS_DISABLE0# | A34 | Selection straps to determine the BIOS boot | I 3.3V | See Section | | | | device. | CMOS | 2.15 'SPI - | | | | The Carrier should only float these or pull them | | Serial | | | | low. | | Peripheral | | | | | | Interface | | | | | | Bus' | | BIOS_DISABLE1# | B88 | Selection straps to determine the BIOS boot | I 3.3V | See Section | | | | device. | CMOS | 2.15 'SPI - | | | | The Carrier should only float these or pull them | | Serial | | | | low. | | Peripheral | | | | | | Interface | | | | | | Bus' | | Signal | Pin# | Description | I/O | Note | |-------------|------|-------------------------------------------------|--------|---------------| | WDT | B27 | Output indicating that a watchdog time-out | O 3.3V | | | | | event has occurred. | CMOS | | | | | Carrier Board: | | | | | | Connect to Watchdog trigger input. | | | | | | N/C if not used | | | | KBD_RST# | A86 | Input signal of the Module used by an external | 13.3V | Type 6 is not | | | | keyboard controller to force a system reset. | CMOS | supported. | | KBD_A20GATE | A87 | Input signal of the Module used by an external | 13.3V | Type 6 is not | | | | keyboard controller to control the CPU A20 gate | CMOS | supported. | | | | line. The A20 gate restricts the memory access | | | | | | to the bottom megabyte of the system. Pulled | | | | | | high on the Module. | | | | LID# | A103 | LID switch. | 13.3V | | | | | Low active signal used by the ACPI operating | CMOS | | | | | system for a LID switch. | OD | | | | | Carrier Board: | | | | | | R1.0/R2.x Module both - Connect protection | | | | | | scheme referred to Figure 5-11 of COM.0 R2.0 | | | | | | or Figure 5-13 of COM.0 R2.1 Spec to LID | | | | | | button. | | | | | | R2.x Module only - Connect to LID button. | | | | | | N/C if not used. | | | | SLEEP# | B103 | Sleep button. | 13.3V | | | | | Low active signal used by the ACPI operating | CMOS | | | | | system to bring the system to sleep state or to | OD | | | | | wake it up again. | | | | | | Carrier Board: | | | | | | R1.0/R2.x Module both - Connect protection | | | | | | scheme referred to Figure 5-11 of COM.0 R2.0 | | | | | | or Figure 5-13 of COM.0 R2.1 Spec to Sleep | | | | | | button. | | | | | | R2.x Module only - Connect to Sleep button. | | | | | | N/C if not used | | | | | • | | | • | | Signal | Pin# | Description | I/O | Note | |------------|------|----------------------------------------------------------|--------|------| | FAN_PWMOUT | B101 | Fan speed control. Uses the Pulse Width Modulation | O 3.3V | | | | | (PWM) technique to control the fan's RPM. | CMOS | | | | | Carrier Board: | OD | | | | | R1.0/R2.x Module both - Connect protection scheme | | | | | | referred to Figure 5-11 of COM.0 R2.0 or Figure 5-13 of | | | | | | COM.0 R2.1 Spec to FAN connector pin 2 PWMOUT | | | | | | via Smart FAN circuit | | | | | | R2.x Module only - PD 4.7KΩ to GND and connects to | | | | | | FAN connector pin 2 PWMOUT via Smart FAN circuit | | | | | | N/C if not used | | | | FAN_TACHIN | B102 | Fan tachometer input for a fan with a two pulse output. | I 3.3V | | | | | Carrier Board: | CMOS | | | | | R1.0/R2.x Module both - Connect protection scheme | OD | | | | | referred to Figure 5-11 of COM.0 R2.0 or Figure 5-13 of | | | | | | COM.0 R2.1 Spec to FAN connector pin 3 TACHIN via | | | | | | Smart FAN circuit | | | | | | R2.x Module only - Connect to FAN connector pin 3 | | | | | | TACHIN via Smart FAN circuit | | | | | | N/C if not used | | | | TPM_PP | A96 | Trusted Platform Module (TPM) Physical Presence pin. | I 3.3V | | | | | Active high. TPM chip has an internal pull down. This | CMOS | | | | | signal is used to indicate Physical Presence to the TPM. | | | | | | Carrier Board: | | | | | | Physical Absence - N/C | | | | | | Physical Presence - PU 1KΩ to 3.3V | | | | | | N/C if not used | | | | GPO0 | A93 | General Purpose Outputs for system specific usage. | O 3.3V | | | GPO1 | B54 | Carrier Board: | CMOS | | | GPO2 | B57 | Connect to GPO[30] | | | | GPO3 | B63 | N/C if not used | | | | GPI0 | A54 | General Purpose Input for system specific usage. The | I 3.3V | | | GPI1 | A63 | signals are pulled up by the Module. | CMOS | | | GPI2 | A67 | Carrier Board: | | | | GPI3 | A85 | Connect to GPI[30] | | | | | | N/C if not used | | | | VCC_RTC | A47 | Real-time clock circuit power input. Nominally +3.0V | | | Note: 8 6 # 2.15.2. Power Management Signals Table 38: Power Management Signal Definitions | Signal | Pin# | Description | I/O | Note | |------------|------|-----------------------------------------------------------|---------|------| | PWRBTN# | B12 | Power button low active signal used to wake up the I 3.3V | | | | | | system from S5 state (soft off). This signal is triggered | Suspend | | | | | on the falling edge. | CMOS | | | | | Carrier Board: | | | | | | ATX - Connect to Power Button or SIO Power Button | | | | | | output pin (Active low) | | | | | | AT - N/C | | | | | | N/C if not used | | | | SYS_RESET# | B49 | Reset button input. Active low request for Module to | I 3.3V | | | | | reset and reboot. May be falling edge sensitive. For | Suspend | | | | | situations when SYS_RESET# is not able to reestablish | CMOS | | | | | control of the system, PWR_OK or a power cycle may | | | | | | be used. | | | | | | Carrier Board: | | | | | | Connect to Reset button | | | | | | N/C if not used | | | | CB_RESET# | B50 | Reset output signal from Module to Carrier Board. | O 3.3V | | | | | This signal may be driven low by the Module to reset | Suspend | | | | | external components located on the Carrier Board. | CMOS | | | | | Carrier Board: | | | | | | Connect to reset pin of devices except PCI slots or | | | | | | devices. | | | | | | N/C if not used. | | | | PWR_OK | B24 | Power OK status signal generated by the ATX power | I 3.3V | | | | | supply to notify the Module that the DC operating | CMOS | | | | | voltages are within the ranges required for proper | | | | | | operation. | | | | | | Carrier Board: | | | | | | Connect to power good pin of main power supply ATX - | | | | | | PW-OK pin 8 of ATX power connector connects 3.3V | | | | | | level shifter to COME PWR_OK. | | | | | | AT - PG pin P8.1 of AT power connector connects 3.3V | | | | | | level shifter to COME PWR_OK. | | | | | | Other - PWROK of 12V power generator circuit | | | | | | connects 3.3V level shifter to COME PWR_OK. | | | | | | N/C is not allowed, if the system is ATX mode. | | | | | | N/C if not used. | | | | Signal | Pin# | Description | I/O | Note | |-----------|------|-----------------------------------------------------------------|---------|------| | SUS_STAT# | B18 | Suspend status signal to indicate that the system will be | O 3.3V | | | | | entering a low power state soon. It can be used by other | Suspend | | | | | peripherals on the Carrier Board as an indication that they | CMOS | | | | | should go into power-down mode. | | | | | | Carrier Board: | | | | | | Connect to LPCPD# of LPC device. | | | | | | N/C if not used. | | | | SUS_S3# | A15 | S3 Sleep control signal indicating that the system resides | O 3.3V | | | | | in S3 state (Suspend to RAM). | Suspend | | | | | This signal can be used to control the ATX power supply | CMOS | | | | | via the 'PS_ON#' signal. | | | | | | Carrier Board: | | | | | | Connect to SLP_S3# (Suspend To RAM) of LPC device or | | | | | | SIO. | | | | | | N/C if not used. | | | | SUS_S4# | A18 | S4 Sleep control signal indicating that the system resides | O 3.3V | | | | | in S4 state (Suspend to Disk). | Suspend | | | | | Carrier Board: | CMOS | | | | | Connect to SLP_S4# (Suspend To Disk) of LPC device or | | | | | | SIO. | | | | | | N/C if not used. | | | | SUS_S5# | A24 | S5 Sleep Control signal indicating that the system resides | O 3.3V | | | | | in S5 State (Soft Off). | Suspend | | | | | Carrier Board: | CMOS | | | | | Connect to SLP_S5# (Soft Off) of LPC device or SIO. | | | | | | N/C if not used. | | | | WAKE1# | B67 | General purpose wake-up signal. | 1 3.3V | | | | | Carrier Board: | Suspend | | | | | Connect to PME# of SIO | CMOS | | | | | N/C if not use | | | | BATLOW# | A27 | Battery low input. This signal may be driven low by | I 3.3V | | | | | external circuitry to signal that the system battery is low. It | Suspend | | | | | also can be used to signal some other external power | CMOS | | | | | management event. | | | | | | Carrier Board: | | | | | | Connect to BATLOW# of Smart Battery. | | | | | | N/C if not used. | | | Note: 88 ## 2.15.3. Thermal Interface Table 39: Thermal Management Signal Definitions | Signal | Pin# | Description | I/O | Note | |-----------|------|--------------------------------------------------------|--------|------| | THRM# | B35 | Thermal Alarm active low signal generated by the | 13.3V | | | | | external hardware to indicate an over temperature | CMOS | | | | | situation. This signal can be used to initiate thermal | | | | | | throttling. | | | | | | Carrier Board: | | | | | | Connect to THRM# output of Hardware Monitor. | | | | | | N/C if not used. | | | | THRMTRIP# | A35 | Thermal Trip indicates an overheating condition of the | O 3.3V | | | | | processor. If 'THRMTRIP#' goes active the system | CMOS | | | | | immediately transitions to the S5 State (Soft Off). | | | | | | Carrier Board: | | | | | | Connect to THERMTRIP# input of devices. | | | | | | N/C if not used. | | | Note: ## 2.15.4. Miscellaneous Signals Routing Guidelines NA # 2.15.5. Miscellaneous Signals Trace Length Guidelines NA ### 3. Power ### 3.1. General Power requirements COM Express calls for the Module to be powered by a single 12V power rail, with a +/-5% tolerance. The Mini format Modules are specified in COM.0 Rev. 2.1 to support a power input range of 4.75V to 20.0V. Advantech offer a wide range input even on Compact and Basic Modules. COM Express Modules may consume significant amounts of power – 25 to 50W is common, and higher levels are allowed by the standard. Close attention must be paid by the Carrier Board designer to ensure adequate power delivery. Details are given in the sections below. If Suspend functions such as Suspend-to-RAM, Suspend-to-disk, wake on power button press, wake on USB activity, etc. are to be supported, then a 5V Suspend power source must also be provided to the Module. If Suspend functions are not used, the Module VCC\_5V\_SBY pins should be left open. On some Modules, there may be a slight power efficiency advantage to connecting the Module VCC\_5V\_SBY rail to VCC\_5V rather than leaving the Module pin open. Please contact Advantech for further details. Carrier Boards typically require other power rails such as 5V, 3.3V, 3.3V Suspend, etc. These may be derived on the Carrier Board from the 12V and 5V Suspend rails. ### 3.2. ATX and AT Power Sequencing Diagrams A sequence diagram for an ATX style boot from a soft-off state (S5), initiated by a power button press, is shown in Figure 30 below. A sequence diagram for an AT style boot from the mechanical off state (G3) is shown in Figure 31 below . In both cases, the VCC\_12V, VCC\_5V and VCC\_3V3 power lines should rise together in a monotonic ramp with a positive slope only, and their rise time should be limited. Please refer to the ATX specification for more details. Figure 21: ATX Style Power Up Boot - Controlled by Power Button Figure 22: AT Style Power Up Boot Table 40: Power Management Timings | Sym | Description | Min | Max | |-----|-------------------------------------------------------------------------|-------|-------| | T1 | Power Button | 16ms | | | T2 | The power-on time is defined as the time from when PS_ON# is pulled low | | 500ms | | | to when the VCC_12V, VCC_5V and VCC_3V output. | | | | Т3 | VCC_12V rise time from 10% to 95% | 0.1ms | 20ms | | T4 | PWR_OK delay | 100ms | | | T5 | PWR_OK rise time | | 10ms | | T6 | See Note 1 | | | | T7 | Power-down warning | 1ms | | #### Note: 1. There is a period of time (T6 in Figure 30 and Figure 31 above) during which the Carrier Board circuits have power but the COM Express Module main internal power rails are not up. This is because almost all COM Express internal rails are derived from the external VCC\_12V and there is a non-zero start-up time for the Module internal power supplies. Carrier Board circuits should not drive any COM Express lines during the T6 interval except for those identified in the COM Express Specification as being powered from a Suspend power rail. Almost all such signals are active low. Such signals, if used, should be driven low by open drain Carrier Board circuits to assert them. Pull-ups, if present, should be high value (10K to 100K) and tied to VCC\_5V\_SBY. The line PWR\_OK may be used during the T6 interval to hold off a COM Express Module boot. Sometimes this is done, for example, to allow a Carrier Board device such as an FPGA to be configured before the Module boots. The deployment of Carrier Board pull-ups on COM Express signals should be kept to a minimum in order to avoid back-driving the COM Express signal pins during this interval. Carrier Board pull-ups on COM Express signal pins are generally not necessary – most signals are pulled up if necessary on the Module. ## 3.3. Design Considerations for Carrier Boards containing FPGAs/CPLDs Very often, the Carrier Board will contain custom FPGA or other programmable devices which require the loading of program code before they are usable. The Carrier Board designer needs to take the necessary precautions to ensure that his Carrier Board logic is up and running before the Module starts. Conflicts can occur if the Module is powered on and allowed to run before devices on the Carrier Board are fully programmed and initialized. A typical example is an FPGA which includes a PCIe device. Such devices must be initialized and ready before the chipset on the Module performs link training and before the BIOS code performs enumeration of PCI devices. The Module should therefore be prevented from starting before Carrier Board devices are ready. One method to achieve this is to delay assertion of the PWR\_OK# signal to the Module until the Carrier Board initialization process has completed. Note that during the phase when the Carrier Board is powered and the Module is not powered there is potential for back drive voltages from the carrier to the Module. Another possibility is to use the SYS\_RESET# signal to delay Module start-up. However, depending on the Module implementation and the chipset used, SYS\_RESET# may only be a falling edge triggered signal and not a low active signal as was originally intended. In that case, asserting SYS\_RESET# may not hold the Module in the reset state. Also, PCIe link training will occur regardless of the reset signal state for some chipsets. Please refer to the COM.0 R2.1 specification (Power and System Management section) for more details and check the Module provider's documentation for their implementations of these signals. ## 4. Electrical Characteristics # 4.1. Absolute Maximum Ratings Table 41: Absolute Maximum Ratings | SOM-5991 | | MIN | MAX | UNIT | |----------|-------------|-------------|-------------|------| | | VIN | 8.5 (5-5%) | 20(19+5%) | V | | Power | VSB | 4.75 (5-5%) | 5.25 (5+5%) | V | | | RTC Battery | 2.0 | 3.3 | V | ## 4.2. DC Characteristics Table 42: DC Current Characteristics1 | Intel D-1548 @2.0GHz (PTU) | | | | | | |----------------------------|---------|--------------|----------------|--------|--| | Power Plane | | Maximum Powe | er Consumption | | | | Symbol | S0 | S3 | S5 | G3 | | | +VIN (+12V) | 55.532W | | | | | | +VIN (+8.5V) | 55.218W | | | | | | +VIN (+20V) | 56.332W | | | | | | +V5SB_CB | 0.041W | W | 1.972W | | | | RTC Battery | | | 1.48uW | 4.41uW | | Table 43: DC Current Characteristics2 | Intel D-1548 @2.0GHz (Burn-in) | | | | | | |--------------------------------|---------|--------------|----------------|----|--| | Power Plane | | Maximum Powe | er Consumption | | | | Symbol | S0 | S0 S3 S5 G3 | | | | | +VIN (+12V) | 48.662W | | | | | | +VIN (+8.5V) | 47.813W | | | | | | +VIN (+20V) | 51.231W | | | | | | +V5SB_CB | W | W | W | | | | RTC Battery | | | W | VV | | ### 4.3. Inrush Current Table 44: Inrush Current | Power Plane | Maximum | | | |--------------|----------|----------|--| | Symbol | G3 to S5 | S5 to S0 | | | +V5SB_CB | A | | | | +VIN (+12V) | | 0.71767A | | | +VIN (+8.5V) | | 0.49655A | | | +VIN (+20V) | | 1.29665A | | 9 5